ISBN: 0818654104High level functional information, available in a circuit specification, can be used to refine timing analysis or modeling. The notion of functional false path is first introduced. Then, the principles of an accurate timing analysis are presented for circuits made up of a controller and a datapath. The approach takes advantage of the circuit hierarchy to reduce the computation complexity and avoids reporting functional false paths
A new and efficient procedure is proposed to evaluate the timing performance of VLSI circuits with c...
This thesis presents systematic modeling and analysis techniques for the accurate and efficient timi...
We present a novel method to perform timing analysis of hierarchical circuits. It is based on the re...
ISBN: 0818654104High level functional information, available in a circuit specification, can be used...
Most existing path sensitizing algorithms are only available for flat, combinational designs. We pre...
Abstract—This paper presents a methodology to model and analyze the functional behavior of logic cir...
111 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.A preliminary study of the re...
[[abstract]]A novel approach to solving the false path problem is proposed. The approach is based on...
[[abstract]]In this paper, we introduce a formalism, called Timed Boolean Calculus (TBC), and its ap...
[[abstract]]We propose a false-path-aware statistical timing analysis framework. In our framework, c...
This thesis focuses on a new approach to timing and functional verification of fullcustom transistor...
We propose a hierarchical timing analysis technique for combinational circuits under the tightest kn...
The increasing complexity of digital designs and the requirement of timing measurements in various d...
Abstract- This paper addresses the problem of true delay estimation during high level design. The ex...
Abstract- This paper addresses the problem of true delay estimation during high level design. The ex...
A new and efficient procedure is proposed to evaluate the timing performance of VLSI circuits with c...
This thesis presents systematic modeling and analysis techniques for the accurate and efficient timi...
We present a novel method to perform timing analysis of hierarchical circuits. It is based on the re...
ISBN: 0818654104High level functional information, available in a circuit specification, can be used...
Most existing path sensitizing algorithms are only available for flat, combinational designs. We pre...
Abstract—This paper presents a methodology to model and analyze the functional behavior of logic cir...
111 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.A preliminary study of the re...
[[abstract]]A novel approach to solving the false path problem is proposed. The approach is based on...
[[abstract]]In this paper, we introduce a formalism, called Timed Boolean Calculus (TBC), and its ap...
[[abstract]]We propose a false-path-aware statistical timing analysis framework. In our framework, c...
This thesis focuses on a new approach to timing and functional verification of fullcustom transistor...
We propose a hierarchical timing analysis technique for combinational circuits under the tightest kn...
The increasing complexity of digital designs and the requirement of timing measurements in various d...
Abstract- This paper addresses the problem of true delay estimation during high level design. The ex...
Abstract- This paper addresses the problem of true delay estimation during high level design. The ex...
A new and efficient procedure is proposed to evaluate the timing performance of VLSI circuits with c...
This thesis presents systematic modeling and analysis techniques for the accurate and efficient timi...
We present a novel method to perform timing analysis of hierarchical circuits. It is based on the re...