International audienceArchitecture efficiency, in terms of performance/area, of application-specific processors is directly related to the devised instruction set and pipeline stages usage. Most of recently proposed works on application-specific instruction-set processors (ASIP) do not consider or present this key point explicitly.In this paper, we consider the challenging turbo decoding application where many recent implementations have been proposed to accommodate the related large flexibility and high throughput requirements. The paper demonstrates how the architecture efficiency of instruction-set based processors can be considerably improved by minimizing the pipeline idle time. A complete ASIP-based turbo decoder is proposed with furt...
International audienceThe multiplication of wireless standards is introducing the need of flexible m...
This paper describes the first complete design of a single-core multi-standard flexible Turbo/LDPC d...
International audienceThe multiplication of wireless communication standards is introducing the need...
International audienceArchitecture efficiency, in terms of performance/area, of application-specific...
International audienceEmerging digital communication applications and the underlying architectures e...
International audienceIn order to address the large variety of channel coding options specified in e...
International audienceEmerging wireless digital communication standards specify a large variety of c...
International audienceApplications in the field of digital communications are becoming more and more...
Systems-on-chips in the field of digital communications are becoming extremely diversified and compl...
International audienceThis paper presents a new multiprocessor platform for high throughput turbo de...
International audienceIn order to address the large variety of channel coding options specified in e...
International audienceThe multiplication of wireless standards is introducing the need of flexible an...
International audienceThe multiplication of wireless standards is introducing the need of flexible m...
This paper describes the first complete design of a single-core multi-standard flexible Turbo/LDPC d...
International audienceThe multiplication of wireless communication standards is introducing the need...
International audienceArchitecture efficiency, in terms of performance/area, of application-specific...
International audienceEmerging digital communication applications and the underlying architectures e...
International audienceIn order to address the large variety of channel coding options specified in e...
International audienceEmerging wireless digital communication standards specify a large variety of c...
International audienceApplications in the field of digital communications are becoming more and more...
Systems-on-chips in the field of digital communications are becoming extremely diversified and compl...
International audienceThis paper presents a new multiprocessor platform for high throughput turbo de...
International audienceIn order to address the large variety of channel coding options specified in e...
International audienceThe multiplication of wireless standards is introducing the need of flexible an...
International audienceThe multiplication of wireless standards is introducing the need of flexible m...
This paper describes the first complete design of a single-core multi-standard flexible Turbo/LDPC d...
International audienceThe multiplication of wireless communication standards is introducing the need...