International audienceAt present, the main challenge for hardware implementation turbo decoders is to achieve the high data rates required by current and future communication system standards. In order to address this challenge, a low complexity radix-16 SISO decoder for the Max-Log- MAP algorithm is proposed in this paper. Based on the elimination of parallel paths in the radix-16 trellis diagram, architectural solutions to reduce the hardware complexity of the different blocks of a SISO decoder are detailed. Moreover, two complementary techniques are introduced order to overcome BER/FER performance degradation when turbo decoders based on the proposed SISO decoder are considered. Thus, a penalty lower than 0.05dB is observed for a 8 state...
Long Term Evaluation (LTE) has been used to achieve peak data rates in wireless communication system...
Abstract—Soft-input soft-output (SISO) maximum a-posteriori (MAP) decoders for convolutional codes (...
International audienceWe present a low-complexity architecture designed for the decoding of block tu...
International audienceAt present, the main challenge for hardware implementation turbo decoders is t...
International audienceThis paper proposes a new soft-input soft-output decoding algorithm particular...
Motivated by the importance of hardware implementation in practical turbo decoders, a simplified, ye...
In the advent of very high data rates of the upcoming 3G long-term evolution telecommunication syste...
The remarkable performance of the turbo codes in terms of their error correcting capabilities, and t...
© 2017 IEEE. Implementation of an efficient turbo decoder with low complexity, short delay and insig...
The iterative nature of turbo-decoding algorithms increases their complexity compare to conventional...
This paper proposes a SIMD technique to implement efficiently the Max-Log-MAP algorithm on a DSP [2]...
Abstract—This paper presents the Max Log Maximum a Posteriori (MAX Log MAP) architecture which influ...
International audienceUltra high-speed block turbo decoder architectures meet the demand for even hi...
In this study, the authors deal with the problem of how to effectively approximate the max?? operato...
AbstractIn the area of wireless communication system, researchers are concentrating on powerful forw...
Long Term Evaluation (LTE) has been used to achieve peak data rates in wireless communication system...
Abstract—Soft-input soft-output (SISO) maximum a-posteriori (MAP) decoders for convolutional codes (...
International audienceWe present a low-complexity architecture designed for the decoding of block tu...
International audienceAt present, the main challenge for hardware implementation turbo decoders is t...
International audienceThis paper proposes a new soft-input soft-output decoding algorithm particular...
Motivated by the importance of hardware implementation in practical turbo decoders, a simplified, ye...
In the advent of very high data rates of the upcoming 3G long-term evolution telecommunication syste...
The remarkable performance of the turbo codes in terms of their error correcting capabilities, and t...
© 2017 IEEE. Implementation of an efficient turbo decoder with low complexity, short delay and insig...
The iterative nature of turbo-decoding algorithms increases their complexity compare to conventional...
This paper proposes a SIMD technique to implement efficiently the Max-Log-MAP algorithm on a DSP [2]...
Abstract—This paper presents the Max Log Maximum a Posteriori (MAX Log MAP) architecture which influ...
International audienceUltra high-speed block turbo decoder architectures meet the demand for even hi...
In this study, the authors deal with the problem of how to effectively approximate the max?? operato...
AbstractIn the area of wireless communication system, researchers are concentrating on powerful forw...
Long Term Evaluation (LTE) has been used to achieve peak data rates in wireless communication system...
Abstract—Soft-input soft-output (SISO) maximum a-posteriori (MAP) decoders for convolutional codes (...
International audienceWe present a low-complexity architecture designed for the decoding of block tu...