With the rising costs of developing integrated-circuit designs, especially in the field of microprocessors, making use of efficient and accurate methods of testing microprocessor designs is of paramount importance. Enabling accurate testing of microprocessor designs early in the development cycle, allows for faster validation of the design for its intended use-case. This thesis aims to demonstrate the tangible benefits of VHDL software simulations in testing microprocessor designs. This thesis takes the approach of testing the effects of customizing microprocessor designs to fulfill performance improvements on a particular workload. To achieve the objectives of the thesis, the NEORV32 RISC-V processor project was chosen as the microproce...
In this study, we provide a set of architectural parameters for the HPLabs COTSon simulator that can...
The emergence of a new, open, and free instruction set architecture, RISC-V, has heralded a new era ...
Ericssons HDS8000 är nästa generations Hyperscale Datacenter System som är utvecklad med en uppdelad...
Fast and accurate microprocessor simulation has long remained a challenge in the design and evaluati...
Test işleminde Lojik Entegre Devrelerin doğruluk tabloları esas alınmıştır. Bunlara göre entegre de...
A typical microcontroller unit (MCU) has limited capabilities for processing and displaying graphics...
In recent years, there has been a rapid development of embedded processors. These processors are des...
Increasing complexity of modern microprocessors, combined with semiconductor technology progress slo...
Hardware Description Languages are used as the connecting links between the design of a digital syst...
Abstract- History has marked a large number of man ventures towards building machines that are capab...
This study shows the Gem5 simulator to evaluate the performance of a RISC-V architecture-based proce...
The study on verification trends in the semiconductor industry shows that the design complexity is i...
The master's thesis deals with designing a testbench for a selected soft-core processor NEORV32 with...
This paper describes, with examples, the use of advanced VHDL constructs that greatly enhance modeli...
The article describes the microprocessor system for various digital signal processing algorithms tes...
In this study, we provide a set of architectural parameters for the HPLabs COTSon simulator that can...
The emergence of a new, open, and free instruction set architecture, RISC-V, has heralded a new era ...
Ericssons HDS8000 är nästa generations Hyperscale Datacenter System som är utvecklad med en uppdelad...
Fast and accurate microprocessor simulation has long remained a challenge in the design and evaluati...
Test işleminde Lojik Entegre Devrelerin doğruluk tabloları esas alınmıştır. Bunlara göre entegre de...
A typical microcontroller unit (MCU) has limited capabilities for processing and displaying graphics...
In recent years, there has been a rapid development of embedded processors. These processors are des...
Increasing complexity of modern microprocessors, combined with semiconductor technology progress slo...
Hardware Description Languages are used as the connecting links between the design of a digital syst...
Abstract- History has marked a large number of man ventures towards building machines that are capab...
This study shows the Gem5 simulator to evaluate the performance of a RISC-V architecture-based proce...
The study on verification trends in the semiconductor industry shows that the design complexity is i...
The master's thesis deals with designing a testbench for a selected soft-core processor NEORV32 with...
This paper describes, with examples, the use of advanced VHDL constructs that greatly enhance modeli...
The article describes the microprocessor system for various digital signal processing algorithms tes...
In this study, we provide a set of architectural parameters for the HPLabs COTSon simulator that can...
The emergence of a new, open, and free instruction set architecture, RISC-V, has heralded a new era ...
Ericssons HDS8000 är nästa generations Hyperscale Datacenter System som är utvecklad med en uppdelad...