This thesis deals with a design of fixed-point arithmetic unit for FPGA circuits and its model in Matlab. The thesis explains a number representation in digital circuits and both basic and selected additional arithmetic operations with fixed-point numbers. The arithmetic unit’s model is designed in Matlab, the realization of the unit in VHDL is described and its implementation into FPGA is carried out. A specific example of use of designed arithmetic unit’s model for simulation of complex systems in Simulink environment is shown at the end of the thesis
Recent advances in technology of VLSI circuits enables economical hardware implementation of highly ...
Bachelor thesis is focused on seeking a suitable calculation algorithm of an exponential function wh...
This report is devoted for the implemented of different kinds of multipliers on reconfigurable hardw...
Tato práce se zabývá návrhem aritmetické jednotky pro práci s čísly v pevné řádové čárce pro obvody ...
Arithmetic operations are among the most frequently-used operations in contemporary digital integrat...
This bachelor's thesis is focused on creating tool for simulating calculations with fixed point. Thi...
In this thesis we presented some of advantages and applications of FPGAs and what distinguish them...
Available from STL Prague, CZ / NTK - National Technical LibrarySIGLECZCzech Republi
The formal neuron is a processing unit that performs a number of complex mathematical operations on ...
The challenge in designing a floating-point arithmetic co-processor/processor for scientific and eng...
U ovom radu obradio sam problematiku izrade Aritmetičko-logičke jedinice 8-bitnog računala. Kroz pr...
The topic of this work is the issue of processing decimal numbers using binary hardware units. Makin...
Abstract—This paper presents a methodology to implement PID (Proportional, Integral, Derivative) con...
This paper illustrates designing and implementation process of floating point multiplier on Field ...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
Recent advances in technology of VLSI circuits enables economical hardware implementation of highly ...
Bachelor thesis is focused on seeking a suitable calculation algorithm of an exponential function wh...
This report is devoted for the implemented of different kinds of multipliers on reconfigurable hardw...
Tato práce se zabývá návrhem aritmetické jednotky pro práci s čísly v pevné řádové čárce pro obvody ...
Arithmetic operations are among the most frequently-used operations in contemporary digital integrat...
This bachelor's thesis is focused on creating tool for simulating calculations with fixed point. Thi...
In this thesis we presented some of advantages and applications of FPGAs and what distinguish them...
Available from STL Prague, CZ / NTK - National Technical LibrarySIGLECZCzech Republi
The formal neuron is a processing unit that performs a number of complex mathematical operations on ...
The challenge in designing a floating-point arithmetic co-processor/processor for scientific and eng...
U ovom radu obradio sam problematiku izrade Aritmetičko-logičke jedinice 8-bitnog računala. Kroz pr...
The topic of this work is the issue of processing decimal numbers using binary hardware units. Makin...
Abstract—This paper presents a methodology to implement PID (Proportional, Integral, Derivative) con...
This paper illustrates designing and implementation process of floating point multiplier on Field ...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
Recent advances in technology of VLSI circuits enables economical hardware implementation of highly ...
Bachelor thesis is focused on seeking a suitable calculation algorithm of an exponential function wh...
This report is devoted for the implemented of different kinds of multipliers on reconfigurable hardw...