International audiencePVT monitors are mandatory to use tunable knobs designed to compensate the variability effects. This paper de-scribes a new on-chip monitoring system, allowing failure antici-pation in real-time, in looking at the timing slack of a pre-defined set of observable flip-flops. This system is made of special struc-tures situated near the flip-flops, coupled with a specific detection window generator, embedded within the clock-tree. Validation and performances simulated in a 45 nm technology demonstrate a scalable, low power and low area fine-grain system, easily in-sertable in a standard CAD flow
Reliability, power consumption and timing performance are key concerns for today's integrated circui...
The operation of FPGA systems, like most VLSI technology, is traditionally governed by static timing...
In-situ delay monitoring is an advanced technique to monitor the robustness of digital circuits. Con...
International audiencePVT information is mandatory to control specific knobs to compen-sate the vari...
International audienceTo deal with variations, statistical methodologies can be completed by monitor...
International audienceTo compensate the variability effects in advanced technologies, Process, Volta...
Conference of 20th IEEE International On-Line Testing Symposium, IOLTS 2014 ; Conference Date: 7 Jul...
Slack-time reduction is a way to improve the performance of synchronous sequential circuits. In the ...
Abstract—In situ monitoring is an accurate way to monitor circuit delay or timing slack, but usually...
Abstract—In situ monitoring is an accurate way to monitor circuit delay or timing slack, but usually...
Tracking the gradual effect of silicon aging requires fine-grain slack monitoring. Conventional slac...
Shadow registers, driven by a variable-phase clock, can be used to extract useful timing information...
Abstract—Timing error tolerance turns to be an important design parameter in nanometer technology, h...
Conference of 19th IEEE European Test Symposium, ETS 2014 ; Conference Date: 26 May 2014 Through 30 ...
Interconnection reliability threats dependability of highly critical electronic systems. One of most...
Reliability, power consumption and timing performance are key concerns for today's integrated circui...
The operation of FPGA systems, like most VLSI technology, is traditionally governed by static timing...
In-situ delay monitoring is an advanced technique to monitor the robustness of digital circuits. Con...
International audiencePVT information is mandatory to control specific knobs to compen-sate the vari...
International audienceTo deal with variations, statistical methodologies can be completed by monitor...
International audienceTo compensate the variability effects in advanced technologies, Process, Volta...
Conference of 20th IEEE International On-Line Testing Symposium, IOLTS 2014 ; Conference Date: 7 Jul...
Slack-time reduction is a way to improve the performance of synchronous sequential circuits. In the ...
Abstract—In situ monitoring is an accurate way to monitor circuit delay or timing slack, but usually...
Abstract—In situ monitoring is an accurate way to monitor circuit delay or timing slack, but usually...
Tracking the gradual effect of silicon aging requires fine-grain slack monitoring. Conventional slac...
Shadow registers, driven by a variable-phase clock, can be used to extract useful timing information...
Abstract—Timing error tolerance turns to be an important design parameter in nanometer technology, h...
Conference of 19th IEEE European Test Symposium, ETS 2014 ; Conference Date: 26 May 2014 Through 30 ...
Interconnection reliability threats dependability of highly critical electronic systems. One of most...
Reliability, power consumption and timing performance are key concerns for today's integrated circui...
The operation of FPGA systems, like most VLSI technology, is traditionally governed by static timing...
In-situ delay monitoring is an advanced technique to monitor the robustness of digital circuits. Con...