International audienceThe interest in using High-Level Synthesis flows to design Digital Signal Processing (DSP) circuits greatly increased in the last years. This is primarily due to the growing processing complexity combined with the limitations of the time-to-market constraint. Dedicated processor design is a complex process, and tools have to optimize processor datapath and controller. In this paper, we propose a controller design flow based on mapping Finite-State Machines into Memory Blocks in order to limit the controller critical path. Our design flow approach takes into account DSP circuit singularities providing efficient area saving compared to other approaches (more than 5%, and up to 62% on real life applications)
The design of complex Systems-on-Chips implies to take into account communication and timing constra...
Datapath optimisation has a great impact on the efficiency of computationally intensive embedded des...
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area ...
International audienceThe interest in using High-Level Synthesis flows to design Digital Signal Proc...
The design of complex Digital Signal Processing systems implies to minimize architectural cost and t...
The design of complex Digital Signal Processing systems implies to minimize architectural cost and t...
Modern embedded systems for DSP applications are increasingly being implemented on heterogeneous pro...
An algorithm specific digital signal processor is a powerful alternative to a general purpose signal...
Large circuits, whether they are arithmetic, digital signal processing, switching, or processors, ty...
The design of complex Systems-on-Chips implies to take into account communication and memory access ...
International audienceInterest in automated methodologies increased last decades due to the ever-gro...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
A CAD tool for on chip controller synthesis to digital signal processors has been developed. Micro p...
Abstract—The design of complex Systems-on-Chips implies to take into account communication and memor...
The embedded DSP blocks in modern Field Programmable Gate Arrays (FPGAs) are highly capable and supp...
The design of complex Systems-on-Chips implies to take into account communication and timing constra...
Datapath optimisation has a great impact on the efficiency of computationally intensive embedded des...
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area ...
International audienceThe interest in using High-Level Synthesis flows to design Digital Signal Proc...
The design of complex Digital Signal Processing systems implies to minimize architectural cost and t...
The design of complex Digital Signal Processing systems implies to minimize architectural cost and t...
Modern embedded systems for DSP applications are increasingly being implemented on heterogeneous pro...
An algorithm specific digital signal processor is a powerful alternative to a general purpose signal...
Large circuits, whether they are arithmetic, digital signal processing, switching, or processors, ty...
The design of complex Systems-on-Chips implies to take into account communication and memory access ...
International audienceInterest in automated methodologies increased last decades due to the ever-gro...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
A CAD tool for on chip controller synthesis to digital signal processors has been developed. Micro p...
Abstract—The design of complex Systems-on-Chips implies to take into account communication and memor...
The embedded DSP blocks in modern Field Programmable Gate Arrays (FPGAs) are highly capable and supp...
The design of complex Systems-on-Chips implies to take into account communication and timing constra...
Datapath optimisation has a great impact on the efficiency of computationally intensive embedded des...
This paper discusses a pair of synthesis algorithms that optimise a SystemC design to minimise area ...