International audienceThe current technology allows the integration on a single die of complex systems-on-chip (SoCs) that are composed of manufactured blocks (IPs), interconnected through specialized networks on chip (NoCs). IPs have usually been validated by diverse techniques (simulation, test, formal verification) and the key problem remains the validation of the communication infrastructure. This paper addresses the formal verification of NoCs by means of a mechanized proof tool, the ACL2 theorem prover. A metamodel for NoCs has been developed and implemented in ACL2. This metamodel satisfies a generic correctness statement. Its verification for a particular NoC instance is reduced to discharging a set of proof obligations for each one...
International audienceThis paper presents a formal model and a systematic approach to the validation...
In this article we present test and verification challenges for system chips that utilize on-chip ne...
Network-On-Chip (NOC) is an emerging paradigm to surmount traditional bus based Systems-On-Chip (SOC...
The current technology allows the integration on a single die of complex systems-on-chip (SoCs) that...
ISBN : 978-2-84813-152-8The current technology allows the integration on a single die of complex sys...
Most of today's SoC's (Systems on Chips) are made of manufactured IP's interconnected through comple...
International audienceMost of today's SOCs (Systems on Chips) are made of manufactured IP's intercon...
ISBN: 978-1-60558-231-3International audienceWe describe an enhanced generic model for Networks-on-C...
Contains fulltext : 76086.pdf (publisher's version ) (Closed access)Eighth Interna...
Abstract—Multi-Processor Systems-on-Chip (MPSoC) designs are constructed by assembling pre-designed ...
ISBN :3-540-23738-0We present a functional approach, based on the ACL2 logic, for the specification ...
International audienceWe present a functional approach, based on the ACL2 logic, for the specificati...
International audienceWe present a functional model used to specify and validate, in the ACL2 logic,...
ISBN: 1420079786The implementation of networks-on-chip (NoC) technology in VLSI integration presents...
International audienceThis paper presents a formal model and a systematic approach to the validation...
In this article we present test and verification challenges for system chips that utilize on-chip ne...
Network-On-Chip (NOC) is an emerging paradigm to surmount traditional bus based Systems-On-Chip (SOC...
The current technology allows the integration on a single die of complex systems-on-chip (SoCs) that...
ISBN : 978-2-84813-152-8The current technology allows the integration on a single die of complex sys...
Most of today's SoC's (Systems on Chips) are made of manufactured IP's interconnected through comple...
International audienceMost of today's SOCs (Systems on Chips) are made of manufactured IP's intercon...
ISBN: 978-1-60558-231-3International audienceWe describe an enhanced generic model for Networks-on-C...
Contains fulltext : 76086.pdf (publisher's version ) (Closed access)Eighth Interna...
Abstract—Multi-Processor Systems-on-Chip (MPSoC) designs are constructed by assembling pre-designed ...
ISBN :3-540-23738-0We present a functional approach, based on the ACL2 logic, for the specification ...
International audienceWe present a functional approach, based on the ACL2 logic, for the specificati...
International audienceWe present a functional model used to specify and validate, in the ACL2 logic,...
ISBN: 1420079786The implementation of networks-on-chip (NoC) technology in VLSI integration presents...
International audienceThis paper presents a formal model and a systematic approach to the validation...
In this article we present test and verification challenges for system chips that utilize on-chip ne...
Network-On-Chip (NOC) is an emerging paradigm to surmount traditional bus based Systems-On-Chip (SOC...