The multicore revolution is underway, bringing new chips introducing more complex memory architectures. Classical algorithms must be revisited in order to take the hierarchical memory layout into account. In this paper, we aim at designing cache-aware algorithms that minimize the number of cache misses paid during the execution of the matrix product kernel on a multicore processor. We analytically show how to achieve the best possible tradeoff between shared and distributed caches. We implement and evaluate several algorithms on two multicore platforms, one equipped with one Xeon quadcore, and the second one enriched with a GPU. It turns out that the impact of cache misses is very different across both platforms, and we identify what are th...
In previous work, a cache-aware sparse matrix multiplication for linear programming interior point m...
Le concept de processeur multicœurs constitue le facteur dominant pour offrir des hautes performance...
The demand for a powerful memory subsystem is increasing with increase in the number of cores in a m...
The multicore revolution is underway, bringing new chips introducing more complex memory architectur...
nombre de pages: 25The multicore revolution is underway, bringing new chips introducing more complex...
The multicore revolution is underway. Classical algorithms have to be revisited in order to take hie...
International audienceThe multicore revolution is underway. Classical algorithms must be revisited i...
The multicore revolution is underway. Classi-cal algorithms have to be revisited in order to take hi...
Reordering instructions and data layout can bring significant performance improvement for memory bou...
One of the challenges to achieving good performance on multicore architectures is the effective util...
The presence of shared caches in current multicore processors may generate a lot of performance vari...
The presence of shared caches in current multicore processors may generate a lot of performance vari...
Chip multiprocessors (CMPs) have become virtually ubiquitous due to the increasing impact of power a...
We present a new operating system scheduling algorithm for multicore processors. Our algorithm reduc...
Many current computer designs employ caches and a hierarchical memory architecture. The speed of a c...
In previous work, a cache-aware sparse matrix multiplication for linear programming interior point m...
Le concept de processeur multicœurs constitue le facteur dominant pour offrir des hautes performance...
The demand for a powerful memory subsystem is increasing with increase in the number of cores in a m...
The multicore revolution is underway, bringing new chips introducing more complex memory architectur...
nombre de pages: 25The multicore revolution is underway, bringing new chips introducing more complex...
The multicore revolution is underway. Classical algorithms have to be revisited in order to take hie...
International audienceThe multicore revolution is underway. Classical algorithms must be revisited i...
The multicore revolution is underway. Classi-cal algorithms have to be revisited in order to take hi...
Reordering instructions and data layout can bring significant performance improvement for memory bou...
One of the challenges to achieving good performance on multicore architectures is the effective util...
The presence of shared caches in current multicore processors may generate a lot of performance vari...
The presence of shared caches in current multicore processors may generate a lot of performance vari...
Chip multiprocessors (CMPs) have become virtually ubiquitous due to the increasing impact of power a...
We present a new operating system scheduling algorithm for multicore processors. Our algorithm reduc...
Many current computer designs employ caches and a hierarchical memory architecture. The speed of a c...
In previous work, a cache-aware sparse matrix multiplication for linear programming interior point m...
Le concept de processeur multicœurs constitue le facteur dominant pour offrir des hautes performance...
The demand for a powerful memory subsystem is increasing with increase in the number of cores in a m...