In this paper we introduce L2C, a hybrid lossy/lossless compression scheme applicable both to the memory subsystem and I/O traffic of a processor chip. L2C employs general-purpose lossless compression and combines it with state of the art lossy compression to achieve compression ratios up to 16:1 and improve the utilization of chip\u27s bandwidth resources. Compressing memory traffic yields lower memory access time, improving system performance and energy efficiency. Compressing I/O traffic offers several benefits for resource-constrained systems, including more efficient storage and networking.We evaluate L2C as a memory compressor in simulation with a set of approximation-tolerant applications. L2C improves baseline execution time by an a...
The performance gap between computer processors and memory bandwidth is severely limiting the throug...
This paper describes Approximate Value Reconstruction (AVR), an architecture for approximate memory ...
Abstract — Chip Multiprocessors (CMPs) combine multiple cores on a single die, typically with privat...
Main memory is a critical resource in modern computer systems and is in increasing demand. An increa...
This thesis investigates how to improve the performance of lossless data compression hardware as a t...
Memory bandwidth is a critical resource in modern systems and has an increasing demand. The large nu...
Memory compression is a promising approach for reducing memory bandwidth requirements and increasing...
Cataloged from PDF version of article.The memory system presents one of the critical challenges in e...
Many important client and data-center applications need large memory capacity and high memory bandwi...
Abstract—Storing data in compressed form is becoming common practice in high-performance systems, wh...
The memory system stores information comprising primarily instructions and data and secondarily addr...
With the increase in silicon densities, it is becoming feasible for compression systems to be implem...
Modern Graphics Processing Units (GPUs) provide much higher off-chip memory bandwidth than CPUs, but...
Code compression, initially conceived as an effective technique to reduce code size in embedded syst...
<p>Technological improvements in integrated circuits have for a long time allowed the performance of...
The performance gap between computer processors and memory bandwidth is severely limiting the throug...
This paper describes Approximate Value Reconstruction (AVR), an architecture for approximate memory ...
Abstract — Chip Multiprocessors (CMPs) combine multiple cores on a single die, typically with privat...
Main memory is a critical resource in modern computer systems and is in increasing demand. An increa...
This thesis investigates how to improve the performance of lossless data compression hardware as a t...
Memory bandwidth is a critical resource in modern systems and has an increasing demand. The large nu...
Memory compression is a promising approach for reducing memory bandwidth requirements and increasing...
Cataloged from PDF version of article.The memory system presents one of the critical challenges in e...
Many important client and data-center applications need large memory capacity and high memory bandwi...
Abstract—Storing data in compressed form is becoming common practice in high-performance systems, wh...
The memory system stores information comprising primarily instructions and data and secondarily addr...
With the increase in silicon densities, it is becoming feasible for compression systems to be implem...
Modern Graphics Processing Units (GPUs) provide much higher off-chip memory bandwidth than CPUs, but...
Code compression, initially conceived as an effective technique to reduce code size in embedded syst...
<p>Technological improvements in integrated circuits have for a long time allowed the performance of...
The performance gap between computer processors and memory bandwidth is severely limiting the throug...
This paper describes Approximate Value Reconstruction (AVR), an architecture for approximate memory ...
Abstract — Chip Multiprocessors (CMPs) combine multiple cores on a single die, typically with privat...