The authors analyse off-chip and on-chip signature checking schemes suitable for boundary scan (BS) testing. The aim is to improve the on-board checking of chip build-in self-tests (BIST). It is shown that an efficient off-chip approach can reduce the memory requirements to store chip signatures into a test controller. However, only a built-in signature checking scheme (BISC) can further improve the required memory and the signature scanning time for locating faulty circuits on a board. Based on previous works and on existing self-checking approaches, the properties required for a BISC of general application are determined. It is shown that the association of self-testing BISC with an appropriate checking of signature registers makes less c...
ISBN: 081869064XAn improved self-checking solution for the sequencing part of the MC 68000 microproc...
The paper presents a general BIST scheme for the test of RAMs (single and multi-port) embedded in ve...
For system-on-chip designs that contain an embedded processor, this paper present a software based d...
The boundary scan technique and the unified built-in self-test (BIST) scheme are combined in order t...
This thesis is concerned with the practical implications of manufacture testing of loaded printed ci...
The automatic generation of a hierarchical self-test architecture for boards with boundary scan test...
The testing of printed circuit board (PCB) interconnects is a complex task that requires enormous am...
SIGLEAvailable at INIST (FR), Document Supply Service, under shelf-number : 17660, issue : a.1992 n....
A new BIST scheme suitable for on-chip testing of non-volatile memories and based on signature analy...
Testing digital devices constitutes a major portion of the cost and effort involved in their design,...
The test technique called "boundary scan test" (BST) offers new opportunities in testing but confron...
A new BIST scheme for on-chip testing of non-volatile memories and based on signature analysis is ...
Chip functionality testing can greatly benefit from a Built In Self-Test (BIST). The Self-Test Using...
ISBN: 0818608676An original BIST (built-in self-test) scheme is proposed to cover some shortcomings ...
Testing VLSI circuits is a complex task that requires enormous amounts of resources. To decrease tes...
ISBN: 081869064XAn improved self-checking solution for the sequencing part of the MC 68000 microproc...
The paper presents a general BIST scheme for the test of RAMs (single and multi-port) embedded in ve...
For system-on-chip designs that contain an embedded processor, this paper present a software based d...
The boundary scan technique and the unified built-in self-test (BIST) scheme are combined in order t...
This thesis is concerned with the practical implications of manufacture testing of loaded printed ci...
The automatic generation of a hierarchical self-test architecture for boards with boundary scan test...
The testing of printed circuit board (PCB) interconnects is a complex task that requires enormous am...
SIGLEAvailable at INIST (FR), Document Supply Service, under shelf-number : 17660, issue : a.1992 n....
A new BIST scheme suitable for on-chip testing of non-volatile memories and based on signature analy...
Testing digital devices constitutes a major portion of the cost and effort involved in their design,...
The test technique called "boundary scan test" (BST) offers new opportunities in testing but confron...
A new BIST scheme for on-chip testing of non-volatile memories and based on signature analysis is ...
Chip functionality testing can greatly benefit from a Built In Self-Test (BIST). The Self-Test Using...
ISBN: 0818608676An original BIST (built-in self-test) scheme is proposed to cover some shortcomings ...
Testing VLSI circuits is a complex task that requires enormous amounts of resources. To decrease tes...
ISBN: 081869064XAn improved self-checking solution for the sequencing part of the MC 68000 microproc...
The paper presents a general BIST scheme for the test of RAMs (single and multi-port) embedded in ve...
For system-on-chip designs that contain an embedded processor, this paper present a software based d...