The demands of scalable, low latency and power efficient system-on-chip interconnect cannot only be satisfied by point-to-point or shared-bus interconnects. In this paper, we propose a new asynchronous network-on-chip (NOC) architecture which provides low latency transfers. This architecture is implemented as a GALS system, where chip units are built as synchronous islands, connected together using a delay insensitive asynchronous network-on-chip topology. The proposed NOC protocol and its asynchronous implementation are presented as well as the multi-level modeling approach using SystemC language and transaction-level-modeling. Preliminary simulation results show that the asynchronous NOC can offer 5 Gbytes/s throughput in a 0.13 /spl mu/m...
Interconnect fabric requires easy integration of computational block operating with unrelated clocks...
This thesis addresses two aspects of designing on-chip communication networks. One is about applying...
This thesis addresses two aspects of designing on-chip communication networks. One is about applying...
The demands of scalable, low latency and power efficient system-on-chip interconnect cannot only be ...
The demands of scalable, low latency and power efficient System-On-Chip interconnect cannot only be ...
Abstract. This paper presents two high-throughput, low-latency converters that can be used to conver...
International audienceNetworks on chips constitute a new design paradigm for communication infrastru...
International audienceNetworks on chips constitute a new design paradigm for communication infrastru...
International audienceNetworks on chips constitute a new design paradigm for communication infrastru...
Abstract: Various kinds of asynchronous interconnect and synchronisation mechanisms are being propos...
In this paper, we present an area-efficient, globally asynchronous, locally synchronous network-on-c...
\u3cp\u3eIn this paper, we present an area-efficient, globally asynchronous, locally synchronous net...
ISBN: 0-7298-0610-3This paper presents an innovating methodology for fast and easy design of Asynchr...
In this paper, we present an area-efficient, globally asynchronous, locally synchronous network-on-c...
ISBN :978-0-387-73660-0This paper presents an innovating methodology for fast and easy design of Asy...
Interconnect fabric requires easy integration of computational block operating with unrelated clocks...
This thesis addresses two aspects of designing on-chip communication networks. One is about applying...
This thesis addresses two aspects of designing on-chip communication networks. One is about applying...
The demands of scalable, low latency and power efficient system-on-chip interconnect cannot only be ...
The demands of scalable, low latency and power efficient System-On-Chip interconnect cannot only be ...
Abstract. This paper presents two high-throughput, low-latency converters that can be used to conver...
International audienceNetworks on chips constitute a new design paradigm for communication infrastru...
International audienceNetworks on chips constitute a new design paradigm for communication infrastru...
International audienceNetworks on chips constitute a new design paradigm for communication infrastru...
Abstract: Various kinds of asynchronous interconnect and synchronisation mechanisms are being propos...
In this paper, we present an area-efficient, globally asynchronous, locally synchronous network-on-c...
\u3cp\u3eIn this paper, we present an area-efficient, globally asynchronous, locally synchronous net...
ISBN: 0-7298-0610-3This paper presents an innovating methodology for fast and easy design of Asynchr...
In this paper, we present an area-efficient, globally asynchronous, locally synchronous network-on-c...
ISBN :978-0-387-73660-0This paper presents an innovating methodology for fast and easy design of Asy...
Interconnect fabric requires easy integration of computational block operating with unrelated clocks...
This thesis addresses two aspects of designing on-chip communication networks. One is about applying...
This thesis addresses two aspects of designing on-chip communication networks. One is about applying...