ISBN: 0769518311This work considers a SET (single event transient) fault simulation technique to evaluate the probability that a transient pulse, born in the combinational logic, may be latched in a storage cell. Fault injection procedures and a fast fault simulation algorithm for transient faults were implemented around an event driven simulator. A statistical analysis was implemented to organize data sampled from simulations. The benchmarks show that the proposed algorithm is capable of injecting and simulating a large number of transient faults in complex designs. Also specific optimizations have been carried out, thus greatly reducing the simulation time compared to a sequential fault simulation approach
This thesis describes simulation approaches to conduct fault sensitivity and wear-out failure analys...
Simulation-based Fault Injection in VHDL descriptions is increasingly common due to the popularity o...
This paper proposes a high level technique to inject transient faults in processor-like circuits, an...
INTERNATIONAL STANDARD SERIAL NUMBERS (Translation and Original): 0923-8174This work considers a SET...
International audienceThis work considers a tool for simulating single event transients produced by ...
International audienceSingle Event Transients are considerably more difficult to model, simulate and...
ISBN 978-1-4577-1713-0International audienceSingle Event Transients are considerably more difficult ...
International audienceThis work introduces a simulation-based method for evaluating the efficiency o...
Mixed analog and digital mode simulators have been available for accurate alpha-particle-induced tra...
Recent deep-submicron-technology-based integrated circuits (ICs) are substantially more susceptible ...
Mixed analog and digital mode simulators have been available for accurate transient fault simulation...
the progression of shrinking technologies into processes below 100nm has increased the importance of...
This paper presents a technique for rapidtransientfault injection, regarding the CPU time, to perfor...
The presence of realistic faults in CMOS networks, such as shorts and opens, frequently gives rise t...
Transient fault simulation is an important verication activity for circuits used in critical applica...
This thesis describes simulation approaches to conduct fault sensitivity and wear-out failure analys...
Simulation-based Fault Injection in VHDL descriptions is increasingly common due to the popularity o...
This paper proposes a high level technique to inject transient faults in processor-like circuits, an...
INTERNATIONAL STANDARD SERIAL NUMBERS (Translation and Original): 0923-8174This work considers a SET...
International audienceThis work considers a tool for simulating single event transients produced by ...
International audienceSingle Event Transients are considerably more difficult to model, simulate and...
ISBN 978-1-4577-1713-0International audienceSingle Event Transients are considerably more difficult ...
International audienceThis work introduces a simulation-based method for evaluating the efficiency o...
Mixed analog and digital mode simulators have been available for accurate alpha-particle-induced tra...
Recent deep-submicron-technology-based integrated circuits (ICs) are substantially more susceptible ...
Mixed analog and digital mode simulators have been available for accurate transient fault simulation...
the progression of shrinking technologies into processes below 100nm has increased the importance of...
This paper presents a technique for rapidtransientfault injection, regarding the CPU time, to perfor...
The presence of realistic faults in CMOS networks, such as shorts and opens, frequently gives rise t...
Transient fault simulation is an important verication activity for circuits used in critical applica...
This thesis describes simulation approaches to conduct fault sensitivity and wear-out failure analys...
Simulation-based Fault Injection in VHDL descriptions is increasingly common due to the popularity o...
This paper proposes a high level technique to inject transient faults in processor-like circuits, an...