One of the problems that shared memory switches have is that in order to build large switches the memory access requirements become stringent. One way to overcome this is to utilize multiple buffers which space division multiplex the input lines and thereby alleviate the memory access requirements. However, previous attempts to implement multibuffered shared memory switches have suffered from serious limitations. We describe in this work a multibuffered architecture that offers tremendous potential. It is able to fully share the buffer, it guarantees the minimum delay switching of all cells, it can accomplish multicast and multi-channel switching, it can accommodate various priorities and classes of traffic while maintaining high performanc...
Combined input crosspoint buffered (CICB) packet switches were introduced to relax inputoutput arbit...
Broadband Integrated Services digital networks (B-ISDN), have been extensively studied. The reason f...
Buffer management and cell scheduling are the most important factors affecting the design of packet...
ABSTRACT: Switch chips are building blocks for computer and communication systems. Switches need int...
A novel approach is presented for expanding the buffer size in a shared memory switch. Utilizing thi...
Abstract Beluga is a single-chip switch architec-ture specifically targeted at local area ATM networ...
Switching Architectures deploying shareable parallel memory modules are quite versatile in their abi...
[[abstract]]A novel multicast switch architecture with high throughput performance and low hardware ...
High packet network have become an essential in modern multimedia communication. Shared buffer is co...
This paper proposes a multicast Universal Multistage Interconnection Network (multicast UniMIN) swit...
Shared buffer is commonly used to utilize the buffer in the switch. In order to minimize the cell lo...
[[abstract]]Sharing buffer space between switch ports greatly improves the performance of the switch...
ATM is based on the efforts of the ITU-T Broadband Integrated Services Digital Network (B-ISDN) stan...
The purpose of this paper is to provide an overview of the ATM switching technology and to describe ...
AbstractParallel shared memory (PSM) switch architectures were initially introduced as means of reso...
Combined input crosspoint buffered (CICB) packet switches were introduced to relax inputoutput arbit...
Broadband Integrated Services digital networks (B-ISDN), have been extensively studied. The reason f...
Buffer management and cell scheduling are the most important factors affecting the design of packet...
ABSTRACT: Switch chips are building blocks for computer and communication systems. Switches need int...
A novel approach is presented for expanding the buffer size in a shared memory switch. Utilizing thi...
Abstract Beluga is a single-chip switch architec-ture specifically targeted at local area ATM networ...
Switching Architectures deploying shareable parallel memory modules are quite versatile in their abi...
[[abstract]]A novel multicast switch architecture with high throughput performance and low hardware ...
High packet network have become an essential in modern multimedia communication. Shared buffer is co...
This paper proposes a multicast Universal Multistage Interconnection Network (multicast UniMIN) swit...
Shared buffer is commonly used to utilize the buffer in the switch. In order to minimize the cell lo...
[[abstract]]Sharing buffer space between switch ports greatly improves the performance of the switch...
ATM is based on the efforts of the ITU-T Broadband Integrated Services Digital Network (B-ISDN) stan...
The purpose of this paper is to provide an overview of the ATM switching technology and to describe ...
AbstractParallel shared memory (PSM) switch architectures were initially introduced as means of reso...
Combined input crosspoint buffered (CICB) packet switches were introduced to relax inputoutput arbit...
Broadband Integrated Services digital networks (B-ISDN), have been extensively studied. The reason f...
Buffer management and cell scheduling are the most important factors affecting the design of packet...