ISBN 978-2-9530504-1-7National audienceThis paper presents a new method for formally verifying asynchronous circuits with a symbolic model checking tool called RAT. The main idea is to use a PSL description which models the circuit and gate behaviors. For each circuit, the behavior correctness is formally checked with RAT. The gates are abstracted by their PSL properties. As the gates are assembled together to build a larger circuit, the PSL properties can also be combined to describe the resulting circuit behavior. Therefore this circuit behavior can also be checked by the same method and then abstracted by PSL properties. The method can be applied hierarchically which prevents this formal verification from any explosion of the state numbe...
A novel strategy for the logic synthesis of asynchronous control circuits is presented. It is based ...
International audiencePSL is a standard formal language to specify logical and temporal properties u...
This paper presents a new symbolic ATPG approach for stuck-at faults in speed-independent asynchrono...
ISBN : 978-2-84813-155-9The study of asynchronous circuits is an area where much research has been c...
This paper presents a methodology for the verification of speed-independent asynchronous circuits ag...
This thesis addresses the problem of behavioural identification and timingverification for asynchron...
A logic simulator can prove the correctness of a digital circuit when it can be shown that only circ...
Pre-Charge Half Buffers (PCHB) and NULL convention Logic (NCL) are two major commercially successful...
ISBN 2-84813-038-5Asynchronous designs aim at answering the increasingly complex problems (clock dis...
This paper illustrates the practical application of an automatic formal verification technique to ci...
The temporal logic model checking algorithm of Clarke, Emerson, and Sistla (1986) is modified to rep...
IEEE Catalog Number CFP09162-DVDAsynchronous circuits have demonstrated their efficiency in many app...
International audienceAsynchronous circuits have key advantages in terms of low energy consumption, ...
International audienceIn this paper, after discussin the design flow, we describe the main CHP commu...
Abstract—Correct interaction of asynchronous protocols re-quires verification. Timed asynchronous pr...
A novel strategy for the logic synthesis of asynchronous control circuits is presented. It is based ...
International audiencePSL is a standard formal language to specify logical and temporal properties u...
This paper presents a new symbolic ATPG approach for stuck-at faults in speed-independent asynchrono...
ISBN : 978-2-84813-155-9The study of asynchronous circuits is an area where much research has been c...
This paper presents a methodology for the verification of speed-independent asynchronous circuits ag...
This thesis addresses the problem of behavioural identification and timingverification for asynchron...
A logic simulator can prove the correctness of a digital circuit when it can be shown that only circ...
Pre-Charge Half Buffers (PCHB) and NULL convention Logic (NCL) are two major commercially successful...
ISBN 2-84813-038-5Asynchronous designs aim at answering the increasingly complex problems (clock dis...
This paper illustrates the practical application of an automatic formal verification technique to ci...
The temporal logic model checking algorithm of Clarke, Emerson, and Sistla (1986) is modified to rep...
IEEE Catalog Number CFP09162-DVDAsynchronous circuits have demonstrated their efficiency in many app...
International audienceAsynchronous circuits have key advantages in terms of low energy consumption, ...
International audienceIn this paper, after discussin the design flow, we describe the main CHP commu...
Abstract—Correct interaction of asynchronous protocols re-quires verification. Timed asynchronous pr...
A novel strategy for the logic synthesis of asynchronous control circuits is presented. It is based ...
International audiencePSL is a standard formal language to specify logical and temporal properties u...
This paper presents a new symbolic ATPG approach for stuck-at faults in speed-independent asynchrono...