ISBN 978-1-4577-0483-3International audienceSoft errors have been emerged as an important reliability concern of modern ICs. In this work we have implemented an efficient error detection scheme in a low power DSP/MCU processor. Our scheme achieves high error detection efficiency at low hardware cost by means of an original combination of double-sampling and latch based-design into the so-called GRAAL architecture. The implementation of our design in 65nm and 45nm process nodes has confirmed the advantages of the GRAAL architecture: low area and power penalties and negligible performance degradation. Its high error detection efficiency was demonstrated by performing extensive simulations of single-event transients (SETs)
The IC industry is facing several major barriers at sub-65nm process nodes due to higher levels of i...
The technology advancement scaling to Reliability,Availability and Serviceability are the three impo...
This thesis deals with algorithms that optimize the implementation of the error detection technique ...
ISBN 978-1-4244-2952-3International audienceDue to the notable change of channel width, supply volta...
International audienceSilicon-based CMOS technologies are fast approaching their ultimate limits. By...
There is broad consensus among academic and industrial researchers in computer architecture that har...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
Soft errors (or Transient faults) are temporary faults that arise in a circuit due to a variety of i...
With technology scaling, vulnerability to soft errors in random logic is increasing. There is a need...
This paper presents a concurrent error detection tech-nique targeted towards control logic in a proc...
Errors introduced by radiation-induced single event upset and single event latchup in very deep subm...
Abstract—With shrinking transistor sizes and supply voltages, errors in combinational logic due to r...
Microprocessor error detection is increasingly important, as the number of transistors in modern sys...
The vulnerability of the current and future processors towards transient errors caused by particle s...
The IC industry is facing several major barriers at sub-65nm process nodes due to higher levels of i...
The technology advancement scaling to Reliability,Availability and Serviceability are the three impo...
This thesis deals with algorithms that optimize the implementation of the error detection technique ...
ISBN 978-1-4244-2952-3International audienceDue to the notable change of channel width, supply volta...
International audienceSilicon-based CMOS technologies are fast approaching their ultimate limits. By...
There is broad consensus among academic and industrial researchers in computer architecture that har...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
We propose a low cost concurrent error detection strategy to improve the Reliability, Availability, ...
Soft errors (or Transient faults) are temporary faults that arise in a circuit due to a variety of i...
With technology scaling, vulnerability to soft errors in random logic is increasing. There is a need...
This paper presents a concurrent error detection tech-nique targeted towards control logic in a proc...
Errors introduced by radiation-induced single event upset and single event latchup in very deep subm...
Abstract—With shrinking transistor sizes and supply voltages, errors in combinational logic due to r...
Microprocessor error detection is increasingly important, as the number of transistors in modern sys...
The vulnerability of the current and future processors towards transient errors caused by particle s...
The IC industry is facing several major barriers at sub-65nm process nodes due to higher levels of i...
The technology advancement scaling to Reliability,Availability and Serviceability are the three impo...
This thesis deals with algorithms that optimize the implementation of the error detection technique ...