Special Issue: 99International audienceThis paper addresses the important issue of fault tolerance in network-on-chip (NoC) and presents an on-the-field test and configuration infrastructure for a 2-D-mesh NoC, which can be used in many generic shared-memory many-core tiled architectures and MPSoCs. This paper also details all the hardware and software means needed to: 1) initialize the NoC in a clean state (self-deactivation of faulty NoC components using a controlled built-in self-test strategy) and 2) set up a distributed collaborative configuration infrastructure that can be used to make the chip autonomously determine, during its initialization, the operational degraded architecture, identify and bypass black holes. Experimental result...
This paper presents a BIST strategy for testing the NoC interconnect network, and investigates if th...
Network-on-Chips (NoCs) more susceptible to failures that cause various reliability challenges. With...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
Special Issue: 99International audienceThis paper addresses the important issue of fault tolerance i...
© ACM, 2013. This is the author's version of the work. It is posted here by permission of ACM for yo...
Advances in design integration have enabled the integration of large Multiprocessor Systems-on-Chip ...
3 pagesInternational audienceIn this paper, we present an embedded, at speed, off-line, and fully di...
The demands of future computing, as well as the challenges of nanometer-era VLSI design, will requir...
This book presents an overview of the issues related to the test, diagnosis and fault-tolerance of N...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
Packet-based on-chip interconnection networks, or Network-on-Chips (NoCs) are progressively replacin...
Deep submicron technologies continue to develop according to Moore’s law allowing hundreds of proces...
Network on Chip (NoC) is a communication subsystem, which has the logic for sending and receiving th...
Network-on-Chips (NoCs) more susceptible to failures that cause various reliability challenges. With...
Networks-on-chip need to survive to manufacturing faults in order to sustain yield. An effective tes...
This paper presents a BIST strategy for testing the NoC interconnect network, and investigates if th...
Network-on-Chips (NoCs) more susceptible to failures that cause various reliability challenges. With...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
Special Issue: 99International audienceThis paper addresses the important issue of fault tolerance i...
© ACM, 2013. This is the author's version of the work. It is posted here by permission of ACM for yo...
Advances in design integration have enabled the integration of large Multiprocessor Systems-on-Chip ...
3 pagesInternational audienceIn this paper, we present an embedded, at speed, off-line, and fully di...
The demands of future computing, as well as the challenges of nanometer-era VLSI design, will requir...
This book presents an overview of the issues related to the test, diagnosis and fault-tolerance of N...
This paper proposes a built-in self-test/self-diagnosis procedure at start-up of an on-chip network ...
Packet-based on-chip interconnection networks, or Network-on-Chips (NoCs) are progressively replacin...
Deep submicron technologies continue to develop according to Moore’s law allowing hundreds of proces...
Network on Chip (NoC) is a communication subsystem, which has the logic for sending and receiving th...
Network-on-Chips (NoCs) more susceptible to failures that cause various reliability challenges. With...
Networks-on-chip need to survive to manufacturing faults in order to sustain yield. An effective tes...
This paper presents a BIST strategy for testing the NoC interconnect network, and investigates if th...
Network-on-Chips (NoCs) more susceptible to failures that cause various reliability challenges. With...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...