Low-power and small size analog to digital converters (ADCs) are the strategic building blocks in state of the art mobile wireless communication systems. Various techniques have been developed to reduce both power consumption and die area of the ADC. Among these, the opamp-sharing technique shows the most promise. In opamp-sharing, power and die area are saved by sharing one opamp between two successive pipeline stages. However, this technique suffers from the well-known memory effect drawback due to the absence of the reset phase that discharges the opamp's input parasitics. In this dissertation, this drawback is solved by introducing a discharge phase before the opamp is used for the pipeline stages without compromising speed and resoluti...
Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited f...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
A 10 bit opamp-sharing pipeline analog-to-digital converter (ADC) using a novel mirror telescopic op...
This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 ...
With advancements in digital signal processing in recent years, the need for high-speed, high-resolu...
The profound digitization of modern microelectronic modules made Analog-to- Digital converters (ADC...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
Pipelined analog-to-digital converter (ADC) design is popular for high speed data conversion (10-100...
This paper describes a comparative analysis between two topologies of operational amplifiers to desi...
Three 12 bit, 40 MS/s pipelined analog-to-digital-converters (ADCs) are developed in 0.35μm CMOS pro...
The profound digitization of modern microelectronic modules made Analog-to- Digital converters (ADC...
The scaling of CMOS technologies has increased the performance of general purpose processors and DSP...
Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited f...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
A 10 bit opamp-sharing pipeline analog-to-digital converter (ADC) using a novel mirror telescopic op...
This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 ...
With advancements in digital signal processing in recent years, the need for high-speed, high-resolu...
The profound digitization of modern microelectronic modules made Analog-to- Digital converters (ADC...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
Pipelined analog-to-digital converter (ADC) design is popular for high speed data conversion (10-100...
This paper describes a comparative analysis between two topologies of operational amplifiers to desi...
Three 12 bit, 40 MS/s pipelined analog-to-digital-converters (ADCs) are developed in 0.35μm CMOS pro...
The profound digitization of modern microelectronic modules made Analog-to- Digital converters (ADC...
The scaling of CMOS technologies has increased the performance of general purpose processors and DSP...
Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited f...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...