In this paper, an efficient mapping of intellectual property (IP) cores onto a scalable multiprocessor system-on-chip with a k-ary 2-mesh network-on-chip is performed. The approach is to place more affine IP cores closer to each other reducing the number of traversed routers. Affinity describes the pairwise relationship between the IP cores quantified by an amount of exchanged communication or administration data. A genetic algorithm (GA) and a mixed-integer linear programming (MILP) solution use the affinity values in order to optimize the IP core mappings. The GA generates results faster and with a satisfactory quality relative to MILP. Realistic benchmark results demonstrate that a tradeoff between administration and communication affini...
Synchronous Dataflow (SDF) is a widely-used model-of-computation for signal processing and multimedi...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityLa...
This thesis investigates network on chip (NoC) architecture, most particularly, NoC mapping algorith...
In this paper, an efficient mapping of intellectual property (IP) cores onto a scalable multiprocess...
This paper proposes a multiobjective application mapping technique targeted for large-scale network-...
Advances in technology now make it possible to integrate hundreds of cores (e.g. general or special ...
Network-on-chip (NoC) are considered the next generation of communication infrastructure, which will...
In this paper, we have proposed a model for design space exploration of a mesh based Network on Chip...
Network-on-chip (NoC) has been introduced as a promising on-chip communication architecture to suppo...
In this article, we investigate the Intellectual Property (IP) mapping problem that maps a given set...
Current SoC design trends are characterized by the integration of larger amount of IPs targeting a w...
Power optimization is an important part of network-on-chip(NoC) design. This paper proposes an impro...
Network-on-chip (NoC) is becoming important as the communication structure of the MPSoC (Multi-proce...
This paper presents a genetic based approach to the partitioning and mapping of multicore SoC cores ...
Abstract—Current SoC design trends are characterized by the integration of larger amount of IPs targ...
Synchronous Dataflow (SDF) is a widely-used model-of-computation for signal processing and multimedi...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityLa...
This thesis investigates network on chip (NoC) architecture, most particularly, NoC mapping algorith...
In this paper, an efficient mapping of intellectual property (IP) cores onto a scalable multiprocess...
This paper proposes a multiobjective application mapping technique targeted for large-scale network-...
Advances in technology now make it possible to integrate hundreds of cores (e.g. general or special ...
Network-on-chip (NoC) are considered the next generation of communication infrastructure, which will...
In this paper, we have proposed a model for design space exploration of a mesh based Network on Chip...
Network-on-chip (NoC) has been introduced as a promising on-chip communication architecture to suppo...
In this article, we investigate the Intellectual Property (IP) mapping problem that maps a given set...
Current SoC design trends are characterized by the integration of larger amount of IPs targeting a w...
Power optimization is an important part of network-on-chip(NoC) design. This paper proposes an impro...
Network-on-chip (NoC) is becoming important as the communication structure of the MPSoC (Multi-proce...
This paper presents a genetic based approach to the partitioning and mapping of multicore SoC cores ...
Abstract—Current SoC design trends are characterized by the integration of larger amount of IPs targ...
Synchronous Dataflow (SDF) is a widely-used model-of-computation for signal processing and multimedi...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityLa...
This thesis investigates network on chip (NoC) architecture, most particularly, NoC mapping algorith...