DoctorThis paper presents a synthesized fractional-N digital PLL with a speculative dual-referenced interpolating time-to-digital converter (DI-TDC). The DI-TDC measures a fractional phase by referencing two adjacent quadrant boundaries which are given by a four-phase digitally controlled oscillator. It achieves a robust gain matching to the first order without need of any calibration. By predicting a time region of interest for the next TDC conversion, the power and area overheads for DI-TDC is minimized. Except for DCO and a reference delay chain, the PLL is implemented with register-transfer-level (RTL) behavioral descriptions followed by an automated synthesis. It is fabricated in 28 nm CMOS with an active area of 0.0043 mm2. The PLL sh...
This paper presents a low-complexity calibration-free digital PLL architecture. The PLL adopts a fra...
ABSTRACT OF THE DISSERTATION A Time Amplifier Assisted FDC and DTC Linearization for Digital Fract...
2015 IEEE International Symposium on Circuits and Systems (ISCAS), Lisbon, Portugal, 24 - 27 May 201...
This paper presents a synthesized fractional-N digital phase-locked loop (PLL) with a speculative du...
This paper presents a novel fractional-N digital PLL structure with a digitally controlled phase int...
This paper introduces a Delta-Sigma fractional-N digital PLL based on a single-bit TDC. A digital-to...
DoctorIn this thesis, a phase-interpolator based fractional-counter for all digital fractional-N PLL...
A fractional-N digital phase-locked loop (PLL) architecture with low fractional spur is presented in...
DoctorThis thesis presents a synthesized 2 GHz fractional-N ADPLL with a dual-referenced interpolati...
A novel phase-locked loop topology is presented. Compared to conventional designs, this architectur...
A digital Delta-Sigma fractional-N frequency synthesizer for 4G communication standards is presented...
In a fractional-N PLL, it is beneficial to minimize the input range of its phase detector (PD) as it...
This work presents a low-spur and low-jitter fractional-N digital phase-locked loop (PLL). To reduce...
A wide band fractional-N digital PLL which uses a high resolution 2-dimension gated-Vernier time-to-...
Digital fractional-N phase-locked loops (PLLs) are an attractive alternative to analog PLLs in the d...
This paper presents a low-complexity calibration-free digital PLL architecture. The PLL adopts a fra...
ABSTRACT OF THE DISSERTATION A Time Amplifier Assisted FDC and DTC Linearization for Digital Fract...
2015 IEEE International Symposium on Circuits and Systems (ISCAS), Lisbon, Portugal, 24 - 27 May 201...
This paper presents a synthesized fractional-N digital phase-locked loop (PLL) with a speculative du...
This paper presents a novel fractional-N digital PLL structure with a digitally controlled phase int...
This paper introduces a Delta-Sigma fractional-N digital PLL based on a single-bit TDC. A digital-to...
DoctorIn this thesis, a phase-interpolator based fractional-counter for all digital fractional-N PLL...
A fractional-N digital phase-locked loop (PLL) architecture with low fractional spur is presented in...
DoctorThis thesis presents a synthesized 2 GHz fractional-N ADPLL with a dual-referenced interpolati...
A novel phase-locked loop topology is presented. Compared to conventional designs, this architectur...
A digital Delta-Sigma fractional-N frequency synthesizer for 4G communication standards is presented...
In a fractional-N PLL, it is beneficial to minimize the input range of its phase detector (PD) as it...
This work presents a low-spur and low-jitter fractional-N digital phase-locked loop (PLL). To reduce...
A wide band fractional-N digital PLL which uses a high resolution 2-dimension gated-Vernier time-to-...
Digital fractional-N phase-locked loops (PLLs) are an attractive alternative to analog PLLs in the d...
This paper presents a low-complexity calibration-free digital PLL architecture. The PLL adopts a fra...
ABSTRACT OF THE DISSERTATION A Time Amplifier Assisted FDC and DTC Linearization for Digital Fract...
2015 IEEE International Symposium on Circuits and Systems (ISCAS), Lisbon, Portugal, 24 - 27 May 201...