IEEEA practical min-sum algorithm is associated with tree-based comparison units for the check-node operation, being a major bottleneck in designing low-cost and energy-efficient low-density parity-check (LDPC) decoders. In this paper, we present a cost-effective LDPC decoder architecture by changing its internal computing resolution for the power-hungry check-node processing. The proposed mixed-resolution comparison offers significant advantages in terms of both area and energy, while achieving error-correcting performance within 0.3 dB of the previous normalized min-sum (NMS) algorithm for a (1644, 1408) quasi-cyclic LDPC code of the 5G New Radio specifications. Compared to the baseline NMS architecture, the proposed decoder in a 65-nm CM...
Low Density Parity Check (LDPC) codes, a class of linear block codes have gained huge attention in d...
Low-density parity-check (LDPC) decoder requires large amount of memory access which leads to high e...
Conference PaperThis paper presents a semi-parallel architecture for decoding Low Density Parity Che...
Low-density parity-check (LDPC) codes have become the focal choice for next-generation Internet of t...
This paper presents a novel approach for the reduced-complexity Min-Sum (MS) decoding of low density...
International audienceThis paper presents an efficient architecture design for Elementary Check Node...
This paper presents a resource efficient LDPC decoder architecture. The algorithm used for decoding ...
Copyright © 2015 M. Revathy and R. Saravanan.This is an open access article distributed under theCre...
This paper presents a simplified, low-complexity check node processor for a decoder of LDPC codes. T...
International audience—Non-binary low-density parity-check codes have superior communications perfor...
This paper proposes a low-complexity min-sum algorithm for decoding low-density parity-check codes. ...
A simple yet effective method is proposed to reduce the hardware complexity of min-sum-based low-den...
This paper presents a simplified, low-complexity check node processor for a decoder of LDPC codes. T...
AbstractThis paper proposes a low complexity low-density parity check decoder (LDPC) design. The des...
Conditional termination check min-sum algorithm (MSA) using the difference of the first two minima i...
Low Density Parity Check (LDPC) codes, a class of linear block codes have gained huge attention in d...
Low-density parity-check (LDPC) decoder requires large amount of memory access which leads to high e...
Conference PaperThis paper presents a semi-parallel architecture for decoding Low Density Parity Che...
Low-density parity-check (LDPC) codes have become the focal choice for next-generation Internet of t...
This paper presents a novel approach for the reduced-complexity Min-Sum (MS) decoding of low density...
International audienceThis paper presents an efficient architecture design for Elementary Check Node...
This paper presents a resource efficient LDPC decoder architecture. The algorithm used for decoding ...
Copyright © 2015 M. Revathy and R. Saravanan.This is an open access article distributed under theCre...
This paper presents a simplified, low-complexity check node processor for a decoder of LDPC codes. T...
International audience—Non-binary low-density parity-check codes have superior communications perfor...
This paper proposes a low-complexity min-sum algorithm for decoding low-density parity-check codes. ...
A simple yet effective method is proposed to reduce the hardware complexity of min-sum-based low-den...
This paper presents a simplified, low-complexity check node processor for a decoder of LDPC codes. T...
AbstractThis paper proposes a low complexity low-density parity check decoder (LDPC) design. The des...
Conditional termination check min-sum algorithm (MSA) using the difference of the first two minima i...
Low Density Parity Check (LDPC) codes, a class of linear block codes have gained huge attention in d...
Low-density parity-check (LDPC) decoder requires large amount of memory access which leads to high e...
Conference PaperThis paper presents a semi-parallel architecture for decoding Low Density Parity Che...