— In this paper we propose a methodology that takes into account bit-width to optimize area and power consumption of hardware architectures provided by high level synthesis tools. The methodology is based on a bit-width analysis using information that comes from the designer. This bit-width information is propagated through a graph which models the application. The resulting annotated graph enables datapath structure optimizations for high level synthesis without increasing dramatically its processing time (complexity: O(n)). The methodology was applied to several signal and image processing applications. Our results demonstrate the effectiveness of the approach. It can be also applied in a more general design context for sizing the data of...
Conventional approaches for fixed-point implementation of digital signal processing algorithms requi...
As the core of most digital computing systems, data-path design is essential to determine the whole ...
This thesis is concerned with the development and validation of a specific application high level sy...
— In this paper we propose a methodology that takes into account bit-width to optimize area and powe...
In this paper we propose a methodology that takes into account bit-width to optimize area and power ...
High-level synthesis is a novel method to generate a RT-level hardware description automatically fro...
International audienceMultimedia applications such as video and image processing are computation int...
As the complexity of integrated circuit systems increases, automated hardware design from higher-lev...
Abstract—We consider the extent to which the bit-level repre-sentation of variables can be used to o...
Automated hardware design from behavior-level abstraction has drawn wide interest in FPGA-based acce...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
Proc. of IEEE/ACM International Workshop on Application Specific Processors (WASP\u2702), Nov. 2002....
High-level synthesis provides an easy-to-use abstraction for designing hardware circuits. However, s...
Abstract: The increasing demand for portable computing has elevated power consumption to be one of t...
Automated hardware design from behavior-level abstraction has drawn wide interest in FPGA-based acce...
Conventional approaches for fixed-point implementation of digital signal processing algorithms requi...
As the core of most digital computing systems, data-path design is essential to determine the whole ...
This thesis is concerned with the development and validation of a specific application high level sy...
— In this paper we propose a methodology that takes into account bit-width to optimize area and powe...
In this paper we propose a methodology that takes into account bit-width to optimize area and power ...
High-level synthesis is a novel method to generate a RT-level hardware description automatically fro...
International audienceMultimedia applications such as video and image processing are computation int...
As the complexity of integrated circuit systems increases, automated hardware design from higher-lev...
Abstract—We consider the extent to which the bit-level repre-sentation of variables can be used to o...
Automated hardware design from behavior-level abstraction has drawn wide interest in FPGA-based acce...
This paper proposes a frame work for High Level Synthesis of DSP algorithms with emphasis on differe...
Proc. of IEEE/ACM International Workshop on Application Specific Processors (WASP\u2702), Nov. 2002....
High-level synthesis provides an easy-to-use abstraction for designing hardware circuits. However, s...
Abstract: The increasing demand for portable computing has elevated power consumption to be one of t...
Automated hardware design from behavior-level abstraction has drawn wide interest in FPGA-based acce...
Conventional approaches for fixed-point implementation of digital signal processing algorithms requi...
As the core of most digital computing systems, data-path design is essential to determine the whole ...
This thesis is concerned with the development and validation of a specific application high level sy...