International audienceIn this paper we report about a case study on the functional verification of a System-on-Chip (SoC) with a formal system-level model. Our approach improves industrial simulation-based verification techniques in two aspects. First, we suggest to use the formal model to assess the sanity of an interface verification unit. Second, we present a two-step approach to generate clever semi-directed test cases from temporal logic properties: model-based testing tools of the CADP toolbox generate system-level abstract test cases, which are then refined with a commercial Coverage-Directed Test Generation tool into interface-level concrete test cases that can be executed at RTL level. Applied to an AMBA 4 ACE-based cache-coherent ...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
AbstractA methodology for system-level hardware verification based on compositional model checking i...
International audienceIn this paper we report about a case study on the functional verification of a...
State-of-the-art System-on-Chip (SoC) architectures integrate many different components, such as pro...
International audienceSystem-on-Chip (SoC) architectures integrate now many different components, su...
Functional verification of RTL is one of the primary and most time consuming tasks of microprocessor...
The successful application of model-checking to industrial designs calls for a minimal set of effici...
Verification continues to pose one of the greatest challenges for today's chip design. Formal verifi...
technical reportWe offer a solution to the problem of verifying formal memory models of processors b...
Formal verification has had a significant impact on the semiconductor industry, particularly for com...
AbstractModel checking is a proven successful technology for verifying hardware. It works, however, ...
In the age of submicron technology a single chip may contain tens or even hundreds of millions trans...
Recent advances in hardware design has enabled integration of a complete yet complex systems on a si...
This paper discusses a standard flow on how an automated test bench environment which is randomized ...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
AbstractA methodology for system-level hardware verification based on compositional model checking i...
International audienceIn this paper we report about a case study on the functional verification of a...
State-of-the-art System-on-Chip (SoC) architectures integrate many different components, such as pro...
International audienceSystem-on-Chip (SoC) architectures integrate now many different components, su...
Functional verification of RTL is one of the primary and most time consuming tasks of microprocessor...
The successful application of model-checking to industrial designs calls for a minimal set of effici...
Verification continues to pose one of the greatest challenges for today's chip design. Formal verifi...
technical reportWe offer a solution to the problem of verifying formal memory models of processors b...
Formal verification has had a significant impact on the semiconductor industry, particularly for com...
AbstractModel checking is a proven successful technology for verifying hardware. It works, however, ...
In the age of submicron technology a single chip may contain tens or even hundreds of millions trans...
Recent advances in hardware design has enabled integration of a complete yet complex systems on a si...
This paper discusses a standard flow on how an automated test bench environment which is randomized ...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
AbstractA methodology for system-level hardware verification based on compositional model checking i...