Over the last three decades, innovations in the memory subsystem were primarily targeted at overcoming the data movement bottleneck. In this paper, we focus on a specific market trend in memory technology: 3D-stacked memory and caches. We investigate the impact of extending the on-chip memory capabilities in future HPC-focused processors, particularly by 3D-stacked SRAM. First, we propose a method oblivious to the memory subsystem to gauge the upper-bound in performance improvements when data movement costs are eliminated. Then, using the gem5 simulator, we model two variants of LARC, a processor fabricated in 1.5 nm and enriched with high-capacity 3D-stacked cache. With a volume of experiments involving a board set of proxy-applications an...
The issue of the power wall has had a drastic impact on many aspects of system design. Even though f...
First defined two decades ago, the memory wall remains a fundamental limitation to system performanc...
First defined two decades ago, the memory wall remains a fundamental limitation to system performanc...
This study analyzes the memory capacity requirements of important HPC benchmarks and applications. W...
An important aspect of High-Performance Computing (HPC) system design is the choice of main memory c...
An important aspect of High-Performance Computing (HPC) system design is the choice of main memory c...
An important aspect of High-Performance Computing (HPC) system design is the choice of main memory c...
An important aspect of High-Performance Computing (HPC) system design is the choice of main memory c...
Journal ArticleCache hierarchies in future many-core processors are expected to grow in size and co...
Performance and energy consumption in modern computing platforms is largely dominated by the memory ...
Abstract — This paper introduces our research status focusing on 3D-implemented microprocessors. 3D-...
Minimizing power, increasing performance, and delivering effective memory bandwidth are today's prim...
Minimizing power, increasing performance, and delivering effective memory bandwidth are today's prim...
Artículo invitado, publicado en las actas del congreso por IEEE Society Press. Páginas 320 a 328. IS...
Journal Article3D die-stacked chips are emerging as intriguing prospects for the future because of ...
The issue of the power wall has had a drastic impact on many aspects of system design. Even though f...
First defined two decades ago, the memory wall remains a fundamental limitation to system performanc...
First defined two decades ago, the memory wall remains a fundamental limitation to system performanc...
This study analyzes the memory capacity requirements of important HPC benchmarks and applications. W...
An important aspect of High-Performance Computing (HPC) system design is the choice of main memory c...
An important aspect of High-Performance Computing (HPC) system design is the choice of main memory c...
An important aspect of High-Performance Computing (HPC) system design is the choice of main memory c...
An important aspect of High-Performance Computing (HPC) system design is the choice of main memory c...
Journal ArticleCache hierarchies in future many-core processors are expected to grow in size and co...
Performance and energy consumption in modern computing platforms is largely dominated by the memory ...
Abstract — This paper introduces our research status focusing on 3D-implemented microprocessors. 3D-...
Minimizing power, increasing performance, and delivering effective memory bandwidth are today's prim...
Minimizing power, increasing performance, and delivering effective memory bandwidth are today's prim...
Artículo invitado, publicado en las actas del congreso por IEEE Society Press. Páginas 320 a 328. IS...
Journal Article3D die-stacked chips are emerging as intriguing prospects for the future because of ...
The issue of the power wall has had a drastic impact on many aspects of system design. Even though f...
First defined two decades ago, the memory wall remains a fundamental limitation to system performanc...
First defined two decades ago, the memory wall remains a fundamental limitation to system performanc...