Plagiarism of integrated-circuit (IC) layout is a problem encountered both in academia and in industry. A procedure was proposed that compares IC layouts based on the physical representation of particular electrical nets, i.e., on the shape of the features drawn on conducting layers (metals and polysilicon). At the heart of this method is the Needleman–Wunsch algorithm, used for decades in tools aligning sequences of amino acids or nucleotides. Here, it is used to quantify the visual similarity of nets within the pair of layouts being compared. The method was implemented in Python and successfully used to identify clusters of similar layouts within two pools of designs: one composed of logic gates and one containing operational transconduct...
Methods are presented by which wiring data of an NMOS integrated circuit may be extracted from its m...
New methods for automated visual recognition of metal interconnect technological layers of integrate...
We give the first study of copy detection techniques for VLSI CAD applications; these techniques are...
Similarity testing for circuits is an important task in the identification of possible infringement ...
The importance of intellectual property (IP) in Integrated Circuit (IC) design has steadily increase...
Trustworthiness is an important aspect for systems for IoT application, especially when it comes to ...
The ability to recognize polygon-based layout as a collection of objects representing circuit elemen...
The program CELLINEX presented in the paper finds the cellular interconnections from the layout of...
Considering the potential risks of piracy and malicious manipulation of complex integrated circuits ...
This dissertation introduces an analytic approach to the problem of circuit network pattern recognit...
We evaluate the discrimination power of different graph invariants in order to identify an appropria...
Layout-to-circuit extractors are CAD software-tools that translate an IC layout into an equivalent n...
We evaluate the discrimination power of different graph invariants in order to identify an appropria...
In this paper we solve the problem of identify-ing a \matching " between two logic circuits or ...
Distributed integrated circuit (IC) supply chain has resulted in a myriad of security vulnerabilitie...
Methods are presented by which wiring data of an NMOS integrated circuit may be extracted from its m...
New methods for automated visual recognition of metal interconnect technological layers of integrate...
We give the first study of copy detection techniques for VLSI CAD applications; these techniques are...
Similarity testing for circuits is an important task in the identification of possible infringement ...
The importance of intellectual property (IP) in Integrated Circuit (IC) design has steadily increase...
Trustworthiness is an important aspect for systems for IoT application, especially when it comes to ...
The ability to recognize polygon-based layout as a collection of objects representing circuit elemen...
The program CELLINEX presented in the paper finds the cellular interconnections from the layout of...
Considering the potential risks of piracy and malicious manipulation of complex integrated circuits ...
This dissertation introduces an analytic approach to the problem of circuit network pattern recognit...
We evaluate the discrimination power of different graph invariants in order to identify an appropria...
Layout-to-circuit extractors are CAD software-tools that translate an IC layout into an equivalent n...
We evaluate the discrimination power of different graph invariants in order to identify an appropria...
In this paper we solve the problem of identify-ing a \matching " between two logic circuits or ...
Distributed integrated circuit (IC) supply chain has resulted in a myriad of security vulnerabilitie...
Methods are presented by which wiring data of an NMOS integrated circuit may be extracted from its m...
New methods for automated visual recognition of metal interconnect technological layers of integrate...
We give the first study of copy detection techniques for VLSI CAD applications; these techniques are...