We devise a tool-supported framework for achieving power-efficiency of data-flow hardware circuits. Our approach relies on formal control techniques, where the goal is to compute a strategy that can be used to drive a given model so that it satisfies a set of control objectives. More specifically, we give an algorithm that derives abstract behavioral models directly in a symbolic form from original designs described at Register-transfer Level using a Hardware Description Language, and for formulating suitable scheduling constraints and power-efficiency objectives. We show how a resulting strategy can be translated into a piece of synchronous circuit that, when paired with the original design, ensures the aforementioned objectives. We illust...
The paper describes a unified formal framework for designing and reasoning about power-constrained, ...
We present an algorithm that restructures the state transition graph (STG) of a sequential circuit s...
High-level synthesis becomes increasingly important in the area of VLSI CAD. This thesis addresses s...
We devise a tool-supported framework for achieving power-efficiency of hardware chips from high-leve...
Recent results have shown that clock-gating techniques are effective in reducing the total power con...
Recent results have shown that dynamic power management is effective in reducing the total power con...
In this report, a scheduling method for heterogeneous embedded systems is developed. At first, an in...
In this report, a scheduling method for heterogeneous embedded systems is developed. At first, an in...
Hardware Synthesis is the process by which system-level, Register Transfer (RT) level or behavioral ...
Topic classification: Algorithms and data structures We study scheduling problems in battery-operate...
The design description for an integrated circuit may be described in terms of three domains, namely:...
ISBN : 1-58113-853-9We introduce a new approach to take into account the memory architecture and the...
We introduce a new approach to take into account the mem-ory architecture and the memory mapping in ...
Scheduling algorithms concentrating on control-flow rather than data-flow optimisations have not bee...
International audienceData-flow models ease the task of constructing feasible schedules of computati...
The paper describes a unified formal framework for designing and reasoning about power-constrained, ...
We present an algorithm that restructures the state transition graph (STG) of a sequential circuit s...
High-level synthesis becomes increasingly important in the area of VLSI CAD. This thesis addresses s...
We devise a tool-supported framework for achieving power-efficiency of hardware chips from high-leve...
Recent results have shown that clock-gating techniques are effective in reducing the total power con...
Recent results have shown that dynamic power management is effective in reducing the total power con...
In this report, a scheduling method for heterogeneous embedded systems is developed. At first, an in...
In this report, a scheduling method for heterogeneous embedded systems is developed. At first, an in...
Hardware Synthesis is the process by which system-level, Register Transfer (RT) level or behavioral ...
Topic classification: Algorithms and data structures We study scheduling problems in battery-operate...
The design description for an integrated circuit may be described in terms of three domains, namely:...
ISBN : 1-58113-853-9We introduce a new approach to take into account the memory architecture and the...
We introduce a new approach to take into account the mem-ory architecture and the memory mapping in ...
Scheduling algorithms concentrating on control-flow rather than data-flow optimisations have not bee...
International audienceData-flow models ease the task of constructing feasible schedules of computati...
The paper describes a unified formal framework for designing and reasoning about power-constrained, ...
We present an algorithm that restructures the state transition graph (STG) of a sequential circuit s...
High-level synthesis becomes increasingly important in the area of VLSI CAD. This thesis addresses s...