This Silicon Structure Project Report documents an exploratory study of Programmable Logic Array (PLA) optimization. In section I, the report introduces PLAs, and discusses five areas of possible optimization - system design, logic design, circuit design, layout, and fabrication and test. Section II continues with a description of the logic design optimization techniques investigated during this study. Section III is the Users' Guide for the PLA optimization system developed as part of this work. Finally, Section IV presents some conclusions. The two main conclusions concern the effectiveness of the PLASYS logic optimizations, and the potential applications for PLASYS. 1. Effectiveness - The PLASYS optimizations are not on a par w...
[[abstract]]The authors present an approach that combines logic minimization and folding for a progr...
AbstractIn this paper we propose a new technique for designing easily testable PLAs. Our design is a...
This thesis spans two levels of the design process by examining optimization at both the register-tr...
The Programmable Logic Array (PLA) macro is a physical structure which simpl8es LSZ chip design whil...
205 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.Turn-around time is becoming ...
[[abstract]]A new design to reduce the overhead required for a fully testable PLA is proposed. This ...
As VLSI integration size and chip complexity keep increasing, logic design is becoming more complex ...
As modern integrated circuit design pushes further into the deep submicron era, the pseudo-random de...
Complementary Metal Oxide Semiconductor (CMOS) digital integrated circuits are the enabling technol...
We describe two techniques for the minimization of the area of a Programmable Logic Array (PLA). Bas...
321 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1983.The switching function minimi...
Increased chip size and reduced feature size has helped following Moores law for long decades. This ...
The Programmable Logic Devices, PLO, have caused a major impact in logic design of digital systems i...
Typescript (photocopy).The problem of minimizing two-level AND/OR Boolean algebraic functions of n i...
In the deep submicron (DSM) era, design rules have become increasingly more stringent and have favo...
[[abstract]]The authors present an approach that combines logic minimization and folding for a progr...
AbstractIn this paper we propose a new technique for designing easily testable PLAs. Our design is a...
This thesis spans two levels of the design process by examining optimization at both the register-tr...
The Programmable Logic Array (PLA) macro is a physical structure which simpl8es LSZ chip design whil...
205 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.Turn-around time is becoming ...
[[abstract]]A new design to reduce the overhead required for a fully testable PLA is proposed. This ...
As VLSI integration size and chip complexity keep increasing, logic design is becoming more complex ...
As modern integrated circuit design pushes further into the deep submicron era, the pseudo-random de...
Complementary Metal Oxide Semiconductor (CMOS) digital integrated circuits are the enabling technol...
We describe two techniques for the minimization of the area of a Programmable Logic Array (PLA). Bas...
321 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1983.The switching function minimi...
Increased chip size and reduced feature size has helped following Moores law for long decades. This ...
The Programmable Logic Devices, PLO, have caused a major impact in logic design of digital systems i...
Typescript (photocopy).The problem of minimizing two-level AND/OR Boolean algebraic functions of n i...
In the deep submicron (DSM) era, design rules have become increasingly more stringent and have favo...
[[abstract]]The authors present an approach that combines logic minimization and folding for a progr...
AbstractIn this paper we propose a new technique for designing easily testable PLAs. Our design is a...
This thesis spans two levels of the design process by examining optimization at both the register-tr...