This paper describes a family of chips used to link multiple processors together on a speed-independent communication bus. Sendership arbitration is included as an integral part of the signalling scheme, incurring very little overhead and providing a measure of fairness. The protocol allows for one-to-many communication in which the sender must wait for all receivers to respond to each datum transmitted. The width of the data bus is arbitrary, and only three control wires are necessary for normal transmission cycles. In order to alleviate congestion, the global bus may be divided into several local buses by a method which is entirely transparent to the processor software. Thus the bus topology may be reconfigured for each processing network...
Spiking Neural Networks use Address Event Representation to communicate among different Neuron Array...
Self-timed systems divide nicely into two kinds of components: communication links that transport an...
This paper describes the efficient arbitration scheme of an interface that provides access by ...
This paper describes a family of chips used to link multiple processors together on a speed-independ...
This thesis explores using busses in communication architectures and control structures. First, we i...
This thesis describes a family of VLSI chips designed to link a number of processors on a one-to-one...
Abstract—Communication-centric design is a key paradigm for systems-on-chips (SoCs), where most comp...
The authors discuss the design of self-timed bit-serial circuits. They approach this problem by intr...
The design of an asynchronous communication system using partially automated techniques is described...
technical reportWe have designed a set of self-timed gallium arsenide building blocks that are suita...
Communications to, or between, low end microprocessors within a product always comes at a cost. This...
This paper describes the specifications, internal design, and performance characteristics of the lat...
Abstract — Self-timed packet-switched networks are poised to take a major role in addressing the pro...
This paper describes a family of communication buses that permit individual senders to communicate ...
We assume a link-register communication model under read/write atomicity, where every process can re...
Spiking Neural Networks use Address Event Representation to communicate among different Neuron Array...
Self-timed systems divide nicely into two kinds of components: communication links that transport an...
This paper describes the efficient arbitration scheme of an interface that provides access by ...
This paper describes a family of chips used to link multiple processors together on a speed-independ...
This thesis explores using busses in communication architectures and control structures. First, we i...
This thesis describes a family of VLSI chips designed to link a number of processors on a one-to-one...
Abstract—Communication-centric design is a key paradigm for systems-on-chips (SoCs), where most comp...
The authors discuss the design of self-timed bit-serial circuits. They approach this problem by intr...
The design of an asynchronous communication system using partially automated techniques is described...
technical reportWe have designed a set of self-timed gallium arsenide building blocks that are suita...
Communications to, or between, low end microprocessors within a product always comes at a cost. This...
This paper describes the specifications, internal design, and performance characteristics of the lat...
Abstract — Self-timed packet-switched networks are poised to take a major role in addressing the pro...
This paper describes a family of communication buses that permit individual senders to communicate ...
We assume a link-register communication model under read/write atomicity, where every process can re...
Spiking Neural Networks use Address Event Representation to communicate among different Neuron Array...
Self-timed systems divide nicely into two kinds of components: communication links that transport an...
This paper describes the efficient arbitration scheme of an interface that provides access by ...