Graduation date: 2012High speed serial links are critical components for addressing the growing demand for I/O bandwidth in next-generation computing applications, such as many-core systems, backplane and optical data communications. Due to continued process scaling and circuit innovations, today's CMOS serial link transceivers can achieve tens of Gb/s per pin. However, most of their reported power efficiency improves much slower than the rise of data rate. Therefore, aggregate I/O power is increasing and will exceed the power budget if the trend for more off-chip bandwidth is sustained.\ud In this work, a system level statistical analysis of serial links is first described, and compares the link performance of Non-Return-to-Zero (2-PAM) wi...
Graduation date: 2007As the functionality of digital chips continues to increase dramatically, chip-...
The demand for off-chip data bandwidth of serial-link transceivers have been pushed beyond 40-Gb/s/l...
Energy efficiency has become a key performance metric for wireline high speed I/O interfaces. Conseq...
link receiver prototype using a forwarded clock architecture. A novel phase deskew scheme using inje...
Graduation date: 2012Access restricted to the OSU Community at author's request from Dec. 2, 2011 - ...
As data and computing systems get larger with more elements composing a single system, streamlined c...
As data and computing systems get larger with more elements composing a single system, streamlined c...
As data and computing systems get larger with more elements composing a single system, streamlined c...
This thesis discusses low-power wireline receivers with particular focus on clocking circuitry and ...
This thesis discusses low-power wireline receivers with particular focus on clocking circuitry and ...
Graduation date: 2014Access restricted to the OSU Community, at author's request, from June 17, 2014...
High-speed serial data links are quickly gaining in popularity and replacing the conventional parall...
Total I/O bandwidth demand is growing in high-performance systems due to the emergence of many-core ...
Total I/O bandwidth demand is growing in high-performance systems due to the emergence of many-core ...
The demand for off-chip data bandwidth of serial-link transceivers have been pushed beyond 40-Gb/s/l...
Graduation date: 2007As the functionality of digital chips continues to increase dramatically, chip-...
The demand for off-chip data bandwidth of serial-link transceivers have been pushed beyond 40-Gb/s/l...
Energy efficiency has become a key performance metric for wireline high speed I/O interfaces. Conseq...
link receiver prototype using a forwarded clock architecture. A novel phase deskew scheme using inje...
Graduation date: 2012Access restricted to the OSU Community at author's request from Dec. 2, 2011 - ...
As data and computing systems get larger with more elements composing a single system, streamlined c...
As data and computing systems get larger with more elements composing a single system, streamlined c...
As data and computing systems get larger with more elements composing a single system, streamlined c...
This thesis discusses low-power wireline receivers with particular focus on clocking circuitry and ...
This thesis discusses low-power wireline receivers with particular focus on clocking circuitry and ...
Graduation date: 2014Access restricted to the OSU Community, at author's request, from June 17, 2014...
High-speed serial data links are quickly gaining in popularity and replacing the conventional parall...
Total I/O bandwidth demand is growing in high-performance systems due to the emergence of many-core ...
Total I/O bandwidth demand is growing in high-performance systems due to the emergence of many-core ...
The demand for off-chip data bandwidth of serial-link transceivers have been pushed beyond 40-Gb/s/l...
Graduation date: 2007As the functionality of digital chips continues to increase dramatically, chip-...
The demand for off-chip data bandwidth of serial-link transceivers have been pushed beyond 40-Gb/s/l...
Energy efficiency has become a key performance metric for wireline high speed I/O interfaces. Conseq...