Traditionally, the common cost functions, the number of functional units, registers and selector inputs, are used in high level synthesis as quality measures. However, these traditional design quality measures may not reflect the real physical design. To establish quality measures based on the physical designs, we propose layout estimation models for two commonly used data path and control layout architectures. The results show that quality measures deriving from our models give an accurate prediction of the final layout. The results also show that traditional cost functions are not good indicators for optimization in high level synthesis
High-level synthesis (HLS) has long relied on point models for RT-components that assume fixed area ...
The importance of effective and efficient accounting of layout effects is well-established in High-L...
In very deep-submicron VLSI, manufacturing steps involving chemical-mechanical polishing (CMP) have ...
Traditionally, the common cost functions, the number of functional units, registers and selector inp...
[[abstract]]The authors propose a novel layout area model for quality measures in high-level synthes...
[[abstract]]Most datapath synthesis approaches use a simple area model to evaluate design area quali...
This paper describes a method for incorporating layout parameters to better meet performance contrai...
Quality of a layout has the most direct impact in the manufacturability of a design. Traditionally, ...
The importance of eective and ecient accounting of layout eects is well-established in High-Level Sy...
ion level and optimization potential. design space abstraction level layout level behavioral level ...
International audienceThis paper presents a methodology for the synthesis of high performance analog...
A Unified Lower Bound Estimation Technique for High-Level Synthesis The importance of effective lowe...
Abstract—Design rules have been the primary contract be-tween technology developers and designers an...
One of the most compelling reasons for developing highlevel synthesis systems has been the desire to...
Abstract—Design rules have been the primary contract be-tween technology and design and are likely t...
High-level synthesis (HLS) has long relied on point models for RT-components that assume fixed area ...
The importance of effective and efficient accounting of layout effects is well-established in High-L...
In very deep-submicron VLSI, manufacturing steps involving chemical-mechanical polishing (CMP) have ...
Traditionally, the common cost functions, the number of functional units, registers and selector inp...
[[abstract]]The authors propose a novel layout area model for quality measures in high-level synthes...
[[abstract]]Most datapath synthesis approaches use a simple area model to evaluate design area quali...
This paper describes a method for incorporating layout parameters to better meet performance contrai...
Quality of a layout has the most direct impact in the manufacturability of a design. Traditionally, ...
The importance of eective and ecient accounting of layout eects is well-established in High-Level Sy...
ion level and optimization potential. design space abstraction level layout level behavioral level ...
International audienceThis paper presents a methodology for the synthesis of high performance analog...
A Unified Lower Bound Estimation Technique for High-Level Synthesis The importance of effective lowe...
Abstract—Design rules have been the primary contract be-tween technology developers and designers an...
One of the most compelling reasons for developing highlevel synthesis systems has been the desire to...
Abstract—Design rules have been the primary contract be-tween technology and design and are likely t...
High-level synthesis (HLS) has long relied on point models for RT-components that assume fixed area ...
The importance of effective and efficient accounting of layout effects is well-established in High-L...
In very deep-submicron VLSI, manufacturing steps involving chemical-mechanical polishing (CMP) have ...