This thesis spans two levels of the design process by examining optimization at both the register-transfer level and at the logic level. More specifically, this thesis addresses the following two problems: 1) performing logic synthesis for custom layout rather than the traditional approach that focuses on synthesis for standard cells, and 2) performing optimization for custom layout from register-transfer level netlists. Thus optimization is performed on the microarchitecture design and at a lower level for individual microarchitecture components.First, techniques are introduced for generating gate-level netlists that take advantage of custom layout capabilities. Such techniques include limiting serial/parallel transistor chains, transistor...
Abstract—Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studi...
textLogic optimization and clock network optimization for power, performance and area trade-off have...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
This thesis spans two levels of the design process by examining optimization at both the register-tr...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
In this report we discuss strengths and weaknesses of logic synthesis systems and describe a system ...
Computer-aided design of VLSI circuits is usually carried out in three synthesis steps: high-level s...
As VLSI integration size and chip complexity keep increasing, logic design is becoming more complex ...
315 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.As the complexity of logic ci...
This thesis describes the design, implementation, and evaluation of a software system for optimizing...
The logic networks that can be put on a single chip continues to grow in size and complexity. There ...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
This report describes different strategies for area, power, and time optimization for designs on mic...
158 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.A new approach is introduced ...
A conventional logic synthesis flow is composed of three separate phases: technologyindependent opti...
Abstract—Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studi...
textLogic optimization and clock network optimization for power, performance and area trade-off have...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...
This thesis spans two levels of the design process by examining optimization at both the register-tr...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
In this report we discuss strengths and weaknesses of logic synthesis systems and describe a system ...
Computer-aided design of VLSI circuits is usually carried out in three synthesis steps: high-level s...
As VLSI integration size and chip complexity keep increasing, logic design is becoming more complex ...
315 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.As the complexity of logic ci...
This thesis describes the design, implementation, and evaluation of a software system for optimizing...
The logic networks that can be put on a single chip continues to grow in size and complexity. There ...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
This report describes different strategies for area, power, and time optimization for designs on mic...
158 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.A new approach is introduced ...
A conventional logic synthesis flow is composed of three separate phases: technologyindependent opti...
Abstract—Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studi...
textLogic optimization and clock network optimization for power, performance and area trade-off have...
This research is situated in the design of integrated circuits (ICs). ICs are virtually everywhere. ...