We present High-level Library Mapping (HLLM), a technique that permits reuse of complex RT-level databook components (specifically ALUs). HLLM can be used to couple existing databook libraries, module generators and custom-designed components with the output of architectural or behavioral synthesis. In this report, we define the problem of high-level library mapping, present several algorithmic formulations for HLLM of ALUs, and demonstrate the versatility of our approach on a variety of libraries. We also compare HLLM against the traditional mapping approach using logic synthesis. Our experiments show that HLLM for ALUs outperforms logic-synthesis in area, delay and runtime, indicating that HLLM is a promising approach for reuse of datapat...
With the increasing cost of global communication on-chip, high-performance designs for data-intensiv...
A continuing exponential increase in the number of programmable elements is turning man-agement of g...
A hierarchical high level synthesis (HHLS) system, such as AMICAL, allows the obtaining of an archit...
We describe High-level Library Mapping (HLLM), a technique that permits reuse of complex RT-level da...
Existing heuristics and algorithms used in High-Level Synthesis typically assume a direct mapping of...
In this paper, we consider memory-mapping problems in High-Level Synthesis. We focus on the port map...
ISBN 0-7695-2097-9We introduce a new approach to take into account the memory architecture and the m...
UnrestrictedConfigurable architectures offer the unique opportunity of realizing hardware designs ta...
The output of high-level synthesis typically consists of a netlist of generic RTL components and a s...
A comprehensive library of arithmetic units written in synthesizable VHDL code has been developed. T...
International audienceThis paper presents a High Level Synthesis (HLS) method for specialized coproc...
Modern digital systems move and process vast amounts of data. Designing good ASIC architectures for ...
The use of VHDL as a hardware description language for automated synthesis has given rise to new pro...
This paper describes a novel generator-generator language, LEGEND, for the defintion, generation and...
The importance of eective and ecient accounting of layout eects is well-established in High-Level Sy...
With the increasing cost of global communication on-chip, high-performance designs for data-intensiv...
A continuing exponential increase in the number of programmable elements is turning man-agement of g...
A hierarchical high level synthesis (HHLS) system, such as AMICAL, allows the obtaining of an archit...
We describe High-level Library Mapping (HLLM), a technique that permits reuse of complex RT-level da...
Existing heuristics and algorithms used in High-Level Synthesis typically assume a direct mapping of...
In this paper, we consider memory-mapping problems in High-Level Synthesis. We focus on the port map...
ISBN 0-7695-2097-9We introduce a new approach to take into account the memory architecture and the m...
UnrestrictedConfigurable architectures offer the unique opportunity of realizing hardware designs ta...
The output of high-level synthesis typically consists of a netlist of generic RTL components and a s...
A comprehensive library of arithmetic units written in synthesizable VHDL code has been developed. T...
International audienceThis paper presents a High Level Synthesis (HLS) method for specialized coproc...
Modern digital systems move and process vast amounts of data. Designing good ASIC architectures for ...
The use of VHDL as a hardware description language for automated synthesis has given rise to new pro...
This paper describes a novel generator-generator language, LEGEND, for the defintion, generation and...
The importance of eective and ecient accounting of layout eects is well-established in High-Level Sy...
With the increasing cost of global communication on-chip, high-performance designs for data-intensiv...
A continuing exponential increase in the number of programmable elements is turning man-agement of g...
A hierarchical high level synthesis (HHLS) system, such as AMICAL, allows the obtaining of an archit...