This thesis presents an analytical framework and circuit solutions to a host of timing problems that are applicable to systems of varying scales. These non-standard solutions provide higher performance alternatives to the issues of multi-phase clock distribution and larger-scale on-chip or on-interposer communication and coherence. The underlying circuits for all these solutions are pulse mode asynchronous and built using a logic family of gates that encode both data and the time of arrival as atomic pulses. These gates incorporate local negative feedback loops leading to useful dynamic behavior that is exploited in the design of low-noise closed loop timing circuits.First, Collective Pulse Oscillators (or CPOs), the simplest closed loop pu...
A 10-Gb/s serial link transceiver is demonstrated using double-edged pulsewidth modulation (DPWM) to...
A new all-digital circuit scheme for clock and data re-timing functions for on-chip high-speed sourc...
As communications data traffic continues to increase, electronic interconnects over short reaches ar...
This thesis presents an analytical framework and circuit solutions to a host of timing problems that...
This work presents an approach to constructing asynchronous pulsed communication circuits. These cir...
This work presents a novel CMOS behavior of self stabilization of ring oscillators using collective ...
Technology scaling and unprecedented growth in demand for ubiquitous, fast, robust computing have be...
Pulse gates have shown promise as a structured manual methodology for the design of high performance...
This thesis addresses the problem of behavioural identification and timingverification for asynchron...
Phase-Locked Loops (PLLs) are widely used as frequency synthesis, clock signal recovery, etc, in var...
In this paper, we address the problem of verification of pulsegate circuits. These circuits enable t...
Low power radios enable ubiquitous sensor networks that can be used for a variety of applications, s...
Oscillators and frequency dividers are core building blocks in communications systems and processors...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
As process technology has aggressively scaled, the demand for fast, robust computing has grown treme...
A 10-Gb/s serial link transceiver is demonstrated using double-edged pulsewidth modulation (DPWM) to...
A new all-digital circuit scheme for clock and data re-timing functions for on-chip high-speed sourc...
As communications data traffic continues to increase, electronic interconnects over short reaches ar...
This thesis presents an analytical framework and circuit solutions to a host of timing problems that...
This work presents an approach to constructing asynchronous pulsed communication circuits. These cir...
This work presents a novel CMOS behavior of self stabilization of ring oscillators using collective ...
Technology scaling and unprecedented growth in demand for ubiquitous, fast, robust computing have be...
Pulse gates have shown promise as a structured manual methodology for the design of high performance...
This thesis addresses the problem of behavioural identification and timingverification for asynchron...
Phase-Locked Loops (PLLs) are widely used as frequency synthesis, clock signal recovery, etc, in var...
In this paper, we address the problem of verification of pulsegate circuits. These circuits enable t...
Low power radios enable ubiquitous sensor networks that can be used for a variety of applications, s...
Oscillators and frequency dividers are core building blocks in communications systems and processors...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
As process technology has aggressively scaled, the demand for fast, robust computing has grown treme...
A 10-Gb/s serial link transceiver is demonstrated using double-edged pulsewidth modulation (DPWM) to...
A new all-digital circuit scheme for clock and data re-timing functions for on-chip high-speed sourc...
As communications data traffic continues to increase, electronic interconnects over short reaches ar...