This work presents a new algorithm for improving the simulation accuracy of power supply induced jitter (PSIJ) in input/output buffer specification (IBIS) model. The improvement is realized by modifying the switching coefficient Ku and Kd as a function of both time and power rail voltage. The incorporation of time averaged effect of the power rail noise on buffer output switching edge during the time range of buffer propagation delay is the key element for the enhanced accuracy. In addition, implementation of the proposed algorithm in an open source spice simulator Ngspice is demonstrated. The accuracy of the proposed new algorithm is validated through transistor level circuit simulations
This letter presents an efficient and generic methodology for the estimation of power supply-induced...
The behavioral modeling of digital integrated circuits is becoming an important resource for the sim...
A new concept of target impedance which directly correlates the I/O buffer output jitter with the po...
Supply fluctuation is one of the most significant factors that cause jitter in high-speed I/O links....
A new macromodeling methodology based on IBIS (Input/Output Buffer Information Specification) models...
An efficient methodology for estimation of power supply induced jitter (PSIJ) in high-speed designs ...
This paper presents the study of power/ground (P/G) supply-induced jitter (PGSIJ) on a cascaded inve...
This paper presents an efficient and generic method for analysis of power supply induced jitter (PSI...
This paper demonstrates a very simple and highly accurate expression of power supply-induced jitter ...
In this work, a generalized power supply induced jitter (PSIJ) model is proposed. The PSIJ sensitivi...
Precise analytical models of power supply noise induced jitter (PSIJ) at inverter chains are propose...
Input-output buffer information specification BIS (IBIS) models are descriptions of the output buffe...
This issue of ringing, or in other words, crosstalk still persists in today‟s technologically advanc...
This paper presents the development and evaluation of a large-signal equivalent circuit model that a...
An analytical model of power supply noise induced jitter (PSIJ) at inverter chains is proposed. Base...
This letter presents an efficient and generic methodology for the estimation of power supply-induced...
The behavioral modeling of digital integrated circuits is becoming an important resource for the sim...
A new concept of target impedance which directly correlates the I/O buffer output jitter with the po...
Supply fluctuation is one of the most significant factors that cause jitter in high-speed I/O links....
A new macromodeling methodology based on IBIS (Input/Output Buffer Information Specification) models...
An efficient methodology for estimation of power supply induced jitter (PSIJ) in high-speed designs ...
This paper presents the study of power/ground (P/G) supply-induced jitter (PGSIJ) on a cascaded inve...
This paper presents an efficient and generic method for analysis of power supply induced jitter (PSI...
This paper demonstrates a very simple and highly accurate expression of power supply-induced jitter ...
In this work, a generalized power supply induced jitter (PSIJ) model is proposed. The PSIJ sensitivi...
Precise analytical models of power supply noise induced jitter (PSIJ) at inverter chains are propose...
Input-output buffer information specification BIS (IBIS) models are descriptions of the output buffe...
This issue of ringing, or in other words, crosstalk still persists in today‟s technologically advanc...
This paper presents the development and evaluation of a large-signal equivalent circuit model that a...
An analytical model of power supply noise induced jitter (PSIJ) at inverter chains is proposed. Base...
This letter presents an efficient and generic methodology for the estimation of power supply-induced...
The behavioral modeling of digital integrated circuits is becoming an important resource for the sim...
A new concept of target impedance which directly correlates the I/O buffer output jitter with the po...