In this paper, we propose three novel cache models using Multiple-Valued Logic (MVL) paradigm to reduce the cache data storage area and cache energy consumption for embedded systems. Multiple-valued caches have significant potential for compact and power-efficient cache array design. The cache models differ from each other depending on whether they store tag and data in binary, radix-r or a mix of both. Our analytical study of cache silicon area shows that an embedded System-on-a-chip (SoC) equipped with a multiple-valued cache model can reduce the cache data storage area up to 6% regardless of cache parameters. Also, our experiments on several embedded benchmarks demonstrate that dynamic cache energy consumption can be reduced up to 62% in...
Most of the embedded processors utilize cache memory in order to minimize the performance gap betwee...
On-chip cache memories are instrumental in tackling several performance and energy issues facing con...
We investigate some power efficient data cache designs that try to significantly reduce the cache en...
In this paper, we propose three novel cache models using Multiple-Valued Logic (MVL) paradigm to red...
Energy consumption is a major concern in many embedded computing systems. Several studies have shown...
Energy consumption is a major concern in most forms of embedded computing systems. Several studies h...
Caches are known to consume a large part of total microprocessor power. Traditionally, voltage scali...
Caches are known to consume a large part of total microprocessor energy. Traditionally, voltage scal...
This study proposes a technique which leverages data cache reconfigura-bility to address the problem...
Embedded systems are getting popular in today’s world. They are usually small and thus have a limite...
This paper introduces the abstract concept of value-aware caches, which exploit value locality rathe...
This study proposes a technique which leverages data cache reconfigurability to address the problem ...
Abstract Several studies have shown that about 40 % or more of the energy consumption on embedded s...
Abstract. Voltage scaling reduces leakage power for cache lines unlikely to be referenced soon. Part...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
Most of the embedded processors utilize cache memory in order to minimize the performance gap betwee...
On-chip cache memories are instrumental in tackling several performance and energy issues facing con...
We investigate some power efficient data cache designs that try to significantly reduce the cache en...
In this paper, we propose three novel cache models using Multiple-Valued Logic (MVL) paradigm to red...
Energy consumption is a major concern in many embedded computing systems. Several studies have shown...
Energy consumption is a major concern in most forms of embedded computing systems. Several studies h...
Caches are known to consume a large part of total microprocessor power. Traditionally, voltage scali...
Caches are known to consume a large part of total microprocessor energy. Traditionally, voltage scal...
This study proposes a technique which leverages data cache reconfigura-bility to address the problem...
Embedded systems are getting popular in today’s world. They are usually small and thus have a limite...
This paper introduces the abstract concept of value-aware caches, which exploit value locality rathe...
This study proposes a technique which leverages data cache reconfigurability to address the problem ...
Abstract Several studies have shown that about 40 % or more of the energy consumption on embedded s...
Abstract. Voltage scaling reduces leakage power for cache lines unlikely to be referenced soon. Part...
Minimizing power consumption continues to grow as a critical design issue for many platforms, from e...
Most of the embedded processors utilize cache memory in order to minimize the performance gap betwee...
On-chip cache memories are instrumental in tackling several performance and energy issues facing con...
We investigate some power efficient data cache designs that try to significantly reduce the cache en...