We propose in this paper a BICS-only method for concurrent error detection (CED) where a built-in current sensor (BICS) will be solely responsible for detecting faults and errors. Due to the wide applicability of the BICS, this approach can be applied directly to combinational circuits, sequential circuits, and even some analog circuits. A dependability model was developed to study the effectiveness of the proposed BICS-only method. The unsafe probability of the BICS-only design is sensitive to both fault coverage and testability of the BICS. When used in a duplicated CED system for fault masking, the system reliability is sensitive to the fault coverage, but not to the testability of the BICS. Next, we show that a dramatic increase in unsa...
ISBN: 0769512909Generally, the concurrent fault detection methods are based, either explicitly or im...
[[abstract]]The authors present a novel approach to designing TSC (totally self-checking) CMOS circu...
In this paper we propose a new Built in Current Sensor (BICS) to detect single event upsets in SRAM....
We propose in this paper a BICS-only method for concurrent error detection (CED) where a built-in cu...
A technique for concurrently checking faults in static CMOS circuits is proposed. It performs concur...
This paper presents a study of the behavior of a built-in current sensor (BICS) to be used for onlin...
When a comprehensive fault model is considered, static CMOS VLSI has long been prohibited from reali...
For many years, on-line testing techniques have been developed for digital circuits using error-dete...
Concurrent error detection (CED) techniques (based on hardware duplication, parity codes, etc.) are ...
We present a non-intrusive concurrent error detection (CED) method for combinational and sequential ...
We discuss a non-intrusive methodology for concurrent fault detection in random combinational logic....
ISBN: 0818628707The authors present a novel scheme to implement self-checking circuits in static CMO...
. On-line error detection schemes were evaluated for combinational and sequential circuits.The firs...
Abstract – This work reveals additional timing difficulties by which concurrent error detection (CED...
ISBN: 0769513786The concurrent fault detection methods are generally based either explicitly or impl...
ISBN: 0769512909Generally, the concurrent fault detection methods are based, either explicitly or im...
[[abstract]]The authors present a novel approach to designing TSC (totally self-checking) CMOS circu...
In this paper we propose a new Built in Current Sensor (BICS) to detect single event upsets in SRAM....
We propose in this paper a BICS-only method for concurrent error detection (CED) where a built-in cu...
A technique for concurrently checking faults in static CMOS circuits is proposed. It performs concur...
This paper presents a study of the behavior of a built-in current sensor (BICS) to be used for onlin...
When a comprehensive fault model is considered, static CMOS VLSI has long been prohibited from reali...
For many years, on-line testing techniques have been developed for digital circuits using error-dete...
Concurrent error detection (CED) techniques (based on hardware duplication, parity codes, etc.) are ...
We present a non-intrusive concurrent error detection (CED) method for combinational and sequential ...
We discuss a non-intrusive methodology for concurrent fault detection in random combinational logic....
ISBN: 0818628707The authors present a novel scheme to implement self-checking circuits in static CMO...
. On-line error detection schemes were evaluated for combinational and sequential circuits.The firs...
Abstract – This work reveals additional timing difficulties by which concurrent error detection (CED...
ISBN: 0769513786The concurrent fault detection methods are generally based either explicitly or impl...
ISBN: 0769512909Generally, the concurrent fault detection methods are based, either explicitly or im...
[[abstract]]The authors present a novel approach to designing TSC (totally self-checking) CMOS circu...
In this paper we propose a new Built in Current Sensor (BICS) to detect single event upsets in SRAM....