In the current context of strict low-power requirements, complex dynamic frequency and voltage scale systems try to constantly push the operating conditions of electronic chips to the lower bound that fulfills the performance requirements. Also, at test time of a synchronous electronic system, any occurrence of timing violations, especially hold time violations, must be identified, located and corrected. Critical path monitors serve these two purposes, they measure the delays where transients are produced in relation to the clock signal for the critical paths of the system. This work introduces a critical path monitor architecture that yields two configurable digital outputs: one for setup time violations, and another for hold time violatio...
International audienceAging induced degradation mechanisms occurring in digital circuits are of a gr...
With the scaling of CMOS technology, critical paths in digital circuits have become largely sensitiv...
[[abstract]]The performance of deep submicron designs can be affected by various parametric variatio...
International audienceFor safety or AVS applications purpose, it isimportant to validate and to moni...
As processor reliability becomes a first order design con-straint, this research argues for a need t...
Delay-fault monitoring sensors are widely used for Dynamic Voltage and Frequency Scaling (DVFS) to c...
International audienceTo deal with variations, statistical methodologies can be completed by monitor...
Technology scaling and manufacturing process affect the performance of digital circuits, making them...
In-situ delay monitoring is an advanced technique to monitor the robustness of digital circuits. Con...
International audienceTo compensate the variability effects in advanced technologies, Process, Volta...
Due to the character of the original source materials and the nature of batch digitization, quality ...
The monitoring of critical-paths in Systems-on-Chip to ensure dependable operation during the lifeti...
Low-power consumption has become an important aspect of processors and systems design. Many techniqu...
[[abstract]]Critical path selection is an indispensable step for AC delay test and timing validation...
[[abstract]]Critical path selection is an indispensable step for AC delay test and timing validation...
International audienceAging induced degradation mechanisms occurring in digital circuits are of a gr...
With the scaling of CMOS technology, critical paths in digital circuits have become largely sensitiv...
[[abstract]]The performance of deep submicron designs can be affected by various parametric variatio...
International audienceFor safety or AVS applications purpose, it isimportant to validate and to moni...
As processor reliability becomes a first order design con-straint, this research argues for a need t...
Delay-fault monitoring sensors are widely used for Dynamic Voltage and Frequency Scaling (DVFS) to c...
International audienceTo deal with variations, statistical methodologies can be completed by monitor...
Technology scaling and manufacturing process affect the performance of digital circuits, making them...
In-situ delay monitoring is an advanced technique to monitor the robustness of digital circuits. Con...
International audienceTo compensate the variability effects in advanced technologies, Process, Volta...
Due to the character of the original source materials and the nature of batch digitization, quality ...
The monitoring of critical-paths in Systems-on-Chip to ensure dependable operation during the lifeti...
Low-power consumption has become an important aspect of processors and systems design. Many techniqu...
[[abstract]]Critical path selection is an indispensable step for AC delay test and timing validation...
[[abstract]]Critical path selection is an indispensable step for AC delay test and timing validation...
International audienceAging induced degradation mechanisms occurring in digital circuits are of a gr...
With the scaling of CMOS technology, critical paths in digital circuits have become largely sensitiv...
[[abstract]]The performance of deep submicron designs can be affected by various parametric variatio...