This master?s thesis presents the design, implementation and layout of an ultra-low power 9-bit 1 kS/s successive approximation register (SAR) analog-to-digital converter (ADC) in 65 nm CMOS technology. The proposed ADC operates with a supply voltage of 400 mV and the post-layout simulation resulted in a power consumption of 1.22 nW, which is among the best of the currently state-of-the-art ultra-low-power ADCs. Ultra-low power consumption is achieved by utilizing low power transistors with high threshold voltage to minimize leakage power, optimizing the control logic for sub-threshold operation and using a reference digital- to-analog converter with a monotonic switching procedure. The power consumption and resolution of the ADC is mainly ...
Power consumption is one of the main design constraints in today’s integrated circuits. For systems ...
Power consumption is one of the main design constraints in today’s integrated circuits. For systems ...
This paper presents a 9-bit 222 MS/s low-power asynchronous single-bit/cycle successive approximatio...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...
In recent years, there has been a growing need for Successive Approximation Register (SAR) Analog-to...
In recent years, there has been a growing need for Successive Approximation Register (SAR) Analog-to...
A 9-bit 1-MS/s successive-approximation (SAR) analog-to-digital converter (ADC) for ultra low power ...
This work presents an ultra-low power 10-bit, 1-KS/s successive approximation register (SAR) analog-...
This work presents an ultra-low power 10-bit, 1-KS/s successive approximation register (SAR) analog-...
approximation register (SAR) analog-to-digital converter (ADC) is fabricated in 65-nm CMOS. With the...
Wireless sensor networks are used in variety of applications including environmental monitoring, ind...
ABSTRACT Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs) achieve low po...
Design of a low power Successive Approximation Register Analog to Digital Converter (SAR ADC) in 45n...
An analog-to-digital converter (ADC) with a medium sampling rate (a few MS/s to a few tens of MS/s) ...
This report covers the effort of the author in designing the successive approximation register analo...
Power consumption is one of the main design constraints in today’s integrated circuits. For systems ...
Power consumption is one of the main design constraints in today’s integrated circuits. For systems ...
This paper presents a 9-bit 222 MS/s low-power asynchronous single-bit/cycle successive approximatio...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...
In recent years, there has been a growing need for Successive Approximation Register (SAR) Analog-to...
In recent years, there has been a growing need for Successive Approximation Register (SAR) Analog-to...
A 9-bit 1-MS/s successive-approximation (SAR) analog-to-digital converter (ADC) for ultra low power ...
This work presents an ultra-low power 10-bit, 1-KS/s successive approximation register (SAR) analog-...
This work presents an ultra-low power 10-bit, 1-KS/s successive approximation register (SAR) analog-...
approximation register (SAR) analog-to-digital converter (ADC) is fabricated in 65-nm CMOS. With the...
Wireless sensor networks are used in variety of applications including environmental monitoring, ind...
ABSTRACT Successive Approximation Register (SAR) Analog-to-Digital Converters (ADCs) achieve low po...
Design of a low power Successive Approximation Register Analog to Digital Converter (SAR ADC) in 45n...
An analog-to-digital converter (ADC) with a medium sampling rate (a few MS/s to a few tens of MS/s) ...
This report covers the effort of the author in designing the successive approximation register analo...
Power consumption is one of the main design constraints in today’s integrated circuits. For systems ...
Power consumption is one of the main design constraints in today’s integrated circuits. For systems ...
This paper presents a 9-bit 222 MS/s low-power asynchronous single-bit/cycle successive approximatio...