In this paper, we present a proposed field programmable gate array (FPGA)-based time-to-digital converter (TDC) architecture to achieve high performance with low usage of resources. This TDC can be employed for multi-channel direct Time-of-Flight (ToF) applications. The proposed architecture consists of a synchronizing input stage, a tuned tapped delay line (TDL), a combinatory encoder of ones and zeros counters, and an online calibration stage. The experimental results of the TDC in an Artix-7 FPGA show a differential non-linearity (DNL) in the range of [−0.953, 1.185] LSB, and an integral non-linearity (INL) within [−2.750, 1.238] LSB. The measured LSB size and precision are 22.2 ps and 26.04 ps, respectively. Moreover, the proposed archi...
Many fields need high performance time measurements, including Single-Photon Avalanche Diode (SPAD) ...
In this paper, a high-resolution time-to-digital converter (TDC) based on a field programmable gate ...
This thesis investigates the use of field-programmable gate arrays (FPGAs) to implement a time-to-di...
© 2021 by the authors.In this paper, we present a proposed field programmable gate array (FPGA)-base...
Abstract—This paper presents low nonlinearity, compact and multi-channel time-to-digital converters ...
FPGA-based time-to-digital converters (TDCs) are required to be accurate, linear, and fast, while at...
An 18-channel time-of-flight (TOF) grade time-to-digit converter (TDC) has been implemented in a low...
For the precise measurement of the time difference between the arrival of different signals coming f...
We present a novel architecture for multi-channel time-to-digital converters (TDCs) to be implemente...
We present a field-programmable gate array (FPGA) implementation of a time-to-digital converter (TDC...
In this contribution we discuss implementation issues of a resource-saving, multi-channel, high-perf...
This paper proposes a new calibration method, the mixed-binning method, to pursue a TDC with high li...
This paper presents a low nonlinearity, missing-code free, time-to-digital converter (TDC) implement...
Abstract—This work presents a multi-channel, time-to-digital converter (TDC) based on a field-progra...
In this work, an FPGA-based plain delay line TDC is presented, together with a theoretical model on ...
Many fields need high performance time measurements, including Single-Photon Avalanche Diode (SPAD) ...
In this paper, a high-resolution time-to-digital converter (TDC) based on a field programmable gate ...
This thesis investigates the use of field-programmable gate arrays (FPGAs) to implement a time-to-di...
© 2021 by the authors.In this paper, we present a proposed field programmable gate array (FPGA)-base...
Abstract—This paper presents low nonlinearity, compact and multi-channel time-to-digital converters ...
FPGA-based time-to-digital converters (TDCs) are required to be accurate, linear, and fast, while at...
An 18-channel time-of-flight (TOF) grade time-to-digit converter (TDC) has been implemented in a low...
For the precise measurement of the time difference between the arrival of different signals coming f...
We present a novel architecture for multi-channel time-to-digital converters (TDCs) to be implemente...
We present a field-programmable gate array (FPGA) implementation of a time-to-digital converter (TDC...
In this contribution we discuss implementation issues of a resource-saving, multi-channel, high-perf...
This paper proposes a new calibration method, the mixed-binning method, to pursue a TDC with high li...
This paper presents a low nonlinearity, missing-code free, time-to-digital converter (TDC) implement...
Abstract—This work presents a multi-channel, time-to-digital converter (TDC) based on a field-progra...
In this work, an FPGA-based plain delay line TDC is presented, together with a theoretical model on ...
Many fields need high performance time measurements, including Single-Photon Avalanche Diode (SPAD) ...
In this paper, a high-resolution time-to-digital converter (TDC) based on a field programmable gate ...
This thesis investigates the use of field-programmable gate arrays (FPGAs) to implement a time-to-di...