In this paper we present an ILP-based method to simultaneously assign supply and threshold voltages to individual gates for dynamic and leakage power minimization. In our three-step approach, low power min-flipflop (FF) retiming is first performed to reduce the clock period while taking the FF delay/power into consideration. Next, the subsequent voltage assignment formulated in ILP makes the best possible supply/threshold voltage assignment under the given clock period constraint set by the retiming. Finally, a post-process further refines the voltage assignment solution by exploiting the remaining timing slack in the circuit. Related experiments show that the min-FF retiming plus simultaneous Vdd/Vth assignment approach outperforms th...
Abstract — To achieve the most energy-efficient operation, this brief presents a circuit design tech...
In t\u27his paper we will consider how to select an optimal set of supply voltages and account for l...
In this paper we describe fixed-phase retiming, a new optimization technique for the design of low p...
The integration of retiming and simultaneous supply/threshold voltage scaling has a potential to ena...
We describe an optimization strategy for minimizing total power consumption using dual threshold vol...
In this paper we propose a system level power optimization problem : A problem to assign optimal VD...
[[abstract]]We study the reduction of static power consumption by dual threshold voltage assignment....
As VLSI technology reaches 45nm technology node, leakage power optimization has become a major desig...
Dual-Vth technique is a mature and effective method for reducing leakage power consumption. Previous...
Dynamic power consumption goes down quadratically with the supply voltage scaling down. It is natura...
We develop an approach to minimize total power in a dual-Vdd and dual-Vth design. The algorithm runs...
Gate sizing and threshold voltage (Vt) assignment are popular tech-niques for circuit timing and pow...
[[abstract]]Power consumption has gained much saliency in circuit design recently. One design proble...
Growth in the speed and integration density of CMOS digital systems far outpaces the growth in batte...
The continuous scaling down of transistor feature size poses several challenges to integrated circui...
Abstract — To achieve the most energy-efficient operation, this brief presents a circuit design tech...
In t\u27his paper we will consider how to select an optimal set of supply voltages and account for l...
In this paper we describe fixed-phase retiming, a new optimization technique for the design of low p...
The integration of retiming and simultaneous supply/threshold voltage scaling has a potential to ena...
We describe an optimization strategy for minimizing total power consumption using dual threshold vol...
In this paper we propose a system level power optimization problem : A problem to assign optimal VD...
[[abstract]]We study the reduction of static power consumption by dual threshold voltage assignment....
As VLSI technology reaches 45nm technology node, leakage power optimization has become a major desig...
Dual-Vth technique is a mature and effective method for reducing leakage power consumption. Previous...
Dynamic power consumption goes down quadratically with the supply voltage scaling down. It is natura...
We develop an approach to minimize total power in a dual-Vdd and dual-Vth design. The algorithm runs...
Gate sizing and threshold voltage (Vt) assignment are popular tech-niques for circuit timing and pow...
[[abstract]]Power consumption has gained much saliency in circuit design recently. One design proble...
Growth in the speed and integration density of CMOS digital systems far outpaces the growth in batte...
The continuous scaling down of transistor feature size poses several challenges to integrated circui...
Abstract — To achieve the most energy-efficient operation, this brief presents a circuit design tech...
In t\u27his paper we will consider how to select an optimal set of supply voltages and account for l...
In this paper we describe fixed-phase retiming, a new optimization technique for the design of low p...