In this thesis, we mainly take into account the representative technique Triple Module Redundancy (TMR) as the reliability improvement technique. A voter is an necessary element in this kind of fault-tolerant architectures. The importance of reliability in majority voter is due to its application in both conventional fault-tolerant design and novel nanoelectronic systems. The property of a voter is therefore a bottleneck since it directly determines the whole performance of a redundant fault-tolerant digital IP (such as a TMR configuration). Obviously, the efficacy of TMR is to increase the reliability of digital IP. However, TMR sometimes could result in worse reliability than a simplex function module could. A better understanding of func...
This paper introduces a voting scheme for safety-related analog input module to arbitrate between th...
Mission- and safety-critical circuits and systems employ redundancy in their designs to overcome any...
An exact, practical implementation of reliability calculation for combinational circuits can be base...
In this thesis, we mainly take into account the representative technique Triple Module Redundancy (T...
Dans cette thèse, nous nous intéressons à la recherche d’architectures fiables pour les circuits log...
This article deals with modeling and design of a new fault-tolerant voter circuit. Majority voted re...
In high reliability systems, the effectiveness of fault tolerant techniques, such as Triple-Modula...
We present a formal approach to minimize the number of voters in triple-modular redundant (TMR) sequ...
Majority voted redundancy is increasingly implemented in fault-tolerant design today. In this techni...
This paper explores the concept of design diversity redundancy applied to mixed-signal (MS) circuit ...
Mission- and safety-critical applications tend to incorporate triple modular redundancy (TMR) in the...
This thesis was submitted for the degree of Doctor of Philosophy and awarded by Brunel University.Fa...
Due to the ubiquity of electronic systems, they are relied on now more than they ever have been in t...
Triple Modular Redundancy (TMR) is a suitable fault tolerant technique for SRAM-based FPGA. However,...
Triple Modular Redundancy (TMR) is a common reliability technique for FPGA designs used in radiation...
This paper introduces a voting scheme for safety-related analog input module to arbitrate between th...
Mission- and safety-critical circuits and systems employ redundancy in their designs to overcome any...
An exact, practical implementation of reliability calculation for combinational circuits can be base...
In this thesis, we mainly take into account the representative technique Triple Module Redundancy (T...
Dans cette thèse, nous nous intéressons à la recherche d’architectures fiables pour les circuits log...
This article deals with modeling and design of a new fault-tolerant voter circuit. Majority voted re...
In high reliability systems, the effectiveness of fault tolerant techniques, such as Triple-Modula...
We present a formal approach to minimize the number of voters in triple-modular redundant (TMR) sequ...
Majority voted redundancy is increasingly implemented in fault-tolerant design today. In this techni...
This paper explores the concept of design diversity redundancy applied to mixed-signal (MS) circuit ...
Mission- and safety-critical applications tend to incorporate triple modular redundancy (TMR) in the...
This thesis was submitted for the degree of Doctor of Philosophy and awarded by Brunel University.Fa...
Due to the ubiquity of electronic systems, they are relied on now more than they ever have been in t...
Triple Modular Redundancy (TMR) is a suitable fault tolerant technique for SRAM-based FPGA. However,...
Triple Modular Redundancy (TMR) is a common reliability technique for FPGA designs used in radiation...
This paper introduces a voting scheme for safety-related analog input module to arbitrate between th...
Mission- and safety-critical circuits and systems employ redundancy in their designs to overcome any...
An exact, practical implementation of reliability calculation for combinational circuits can be base...