Slack-time reduction is a way to improve the performance of synchronous sequential circuits. In the presence of circuit wear-out, supply voltage fluctuations and temperature variations, aggressive slack-time reduction can be achieved based on adaptive voltage and frequency scaling with feedback from in-situ slack-time monitoring. The first contribution of this work consist of a new shadow-scan solution which facilitates the implementation of faster scan Flip-Flops (FFs), enables in-situ slack-time monitoring and can be transparently handled by commercial tools for automated scan stitching and automated test pattern generation. A natural approach is to place in-situ slack-time monitors close to all sequential elements with incoming timing-cr...
Interconnection reliability threats dependability of highly critical electronic systems. One of most...
International audienceWe propose to handle execution duration overruns (temporal faults) in real-tim...
There is much focus on timing error resilience for the speed critical paths of processors. In the co...
Slack-time reduction is a way to improve the performance of synchronous sequential circuits. In the ...
La réduction des marges temporelles dans les circuits synchrones est une manière d'améliorer leur pe...
Conference of 20th IEEE International On-Line Testing Symposium, IOLTS 2014 ; Conference Date: 7 Jul...
Abstract—In situ monitoring is an accurate way to monitor circuit delay or timing slack, but usually...
Abstract—In situ monitoring is an accurate way to monitor circuit delay or timing slack, but usually...
International audienceTo deal with variations, statistical methodologies can be completed by monitor...
International audienceTo compensate the variability effects in advanced technologies, Process, Volta...
International audiencePVT information is mandatory to control specific knobs to compen-sate the vari...
International audiencePVT monitors are mandatory to use tunable knobs designed to compensate the var...
Conference of 19th IEEE European Test Symposium, ETS 2014 ; Conference Date: 26 May 2014 Through 30 ...
Reliability, power consumption and timing performance are key concerns for today's integrated circui...
Shadow registers, driven by a variable-phase clock, can be used to extract useful timing information...
Interconnection reliability threats dependability of highly critical electronic systems. One of most...
International audienceWe propose to handle execution duration overruns (temporal faults) in real-tim...
There is much focus on timing error resilience for the speed critical paths of processors. In the co...
Slack-time reduction is a way to improve the performance of synchronous sequential circuits. In the ...
La réduction des marges temporelles dans les circuits synchrones est une manière d'améliorer leur pe...
Conference of 20th IEEE International On-Line Testing Symposium, IOLTS 2014 ; Conference Date: 7 Jul...
Abstract—In situ monitoring is an accurate way to monitor circuit delay or timing slack, but usually...
Abstract—In situ monitoring is an accurate way to monitor circuit delay or timing slack, but usually...
International audienceTo deal with variations, statistical methodologies can be completed by monitor...
International audienceTo compensate the variability effects in advanced technologies, Process, Volta...
International audiencePVT information is mandatory to control specific knobs to compen-sate the vari...
International audiencePVT monitors are mandatory to use tunable knobs designed to compensate the var...
Conference of 19th IEEE European Test Symposium, ETS 2014 ; Conference Date: 26 May 2014 Through 30 ...
Reliability, power consumption and timing performance are key concerns for today's integrated circui...
Shadow registers, driven by a variable-phase clock, can be used to extract useful timing information...
Interconnection reliability threats dependability of highly critical electronic systems. One of most...
International audienceWe propose to handle execution duration overruns (temporal faults) in real-tim...
There is much focus on timing error resilience for the speed critical paths of processors. In the co...