The recent advances in CMOS technology have allowed for the fabrication of transistors with submicronic dimensions, making possible the integration of tens of millions devices in a single chip that can be used to build very complex electronic systems. Such increase in complexity of designs has originated a need for more efficient verification tools that could incorporate more appropriate physical and computational models. Timing verification targets at determining whether the timing constraints imposed to the design may be satisfied or not. It can be performed by using circuit simulation or by timing analysis. Although simulation tends to furnish the most accurate estimates, it presents the drawback of being stimuli dependent. Hence, in ord...
International audienceThe verification of timed digital circuits is an important issue. These circui...
This thesis examines new timing measurement methods for self delay characterisation of Field-Program...
Traditionally, timing requirements as (technical) safety requirements have been avoided through clev...
The recent advances in CMOS technology have allowed for the fabrication of transistors with submicro...
Este trabalho propõe um método de otimização de atraso, através de dimensionamento de transistores, ...
The incorporation of timing makes circuit verification computationally expensive. This paper propose...
Combinational logic circuit timing analysis is an important issue that all designers need to address...
The verification of the timing requirements of large VLSI circuits is generally performed by using ...
Abstract—This paper presents a methodology to model and analyze the functional behavior of logic cir...
We introduce a new method of verifying the timing of custom CMOS circuits. Due to the exponential nu...
In this dissertation, we investigate the notion of signal delay and propose a new, abstract model of...
Modern digital designs require high performance and low cost. In this scenario, timing analysis is a...
Automotive embedded systems are characterized by computer systems that support embedded software fun...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
International audienceThe verification of timed digital circuits is an important issue. These circui...
This thesis examines new timing measurement methods for self delay characterisation of Field-Program...
Traditionally, timing requirements as (technical) safety requirements have been avoided through clev...
The recent advances in CMOS technology have allowed for the fabrication of transistors with submicro...
Este trabalho propõe um método de otimização de atraso, através de dimensionamento de transistores, ...
The incorporation of timing makes circuit verification computationally expensive. This paper propose...
Combinational logic circuit timing analysis is an important issue that all designers need to address...
The verification of the timing requirements of large VLSI circuits is generally performed by using ...
Abstract—This paper presents a methodology to model and analyze the functional behavior of logic cir...
We introduce a new method of verifying the timing of custom CMOS circuits. Due to the exponential nu...
In this dissertation, we investigate the notion of signal delay and propose a new, abstract model of...
Modern digital designs require high performance and low cost. In this scenario, timing analysis is a...
Automotive embedded systems are characterized by computer systems that support embedded software fun...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
International audienceThe verification of timed digital circuits is an important issue. These circui...
This thesis examines new timing measurement methods for self delay characterisation of Field-Program...
Traditionally, timing requirements as (technical) safety requirements have been avoided through clev...