Simodense is a high-performance open-source RISC-V (RV32IM) softcore, optimised for exploring custom SIMD instructions. In order to maximise SIMD instruction performance, the design’s memory system is optimised for streaming bandwidth, such as very wide blocks for the last-level cache. The approach is demonstrated on example memory-intensive applications with custom instructions. This paper also provides insights on the effectiveness of adding FPGA resources in general purpose processors in the form of reconfigurable SIMD instructions
Abstract—This paper focuses on SIMD processor synthesis and proposes a SIMD instruction set/function...
Abstract—Augmenting a processor with special hardware that is able to apply a Single Instruction to ...
Technolution B.V. is developing a custom Reduced Instruction Set Computer (RISC)-V based softcore fo...
This paper presents a novel, non-standard set of vector instruction types for exploring custom SIMD ...
This demo elaborates on the programmability aspect of Simodense, a recently released open-source sof...
RISC-V is an open-source instruction set architecture (ISA) with a modular design consisting of a ma...
Abstract- This paper targets data-parallel applications which are also computa tion-intensive. It pr...
Soft processors are an important tool in the Field Programmable Gate Array (FPGA) designer's toolkit...
Microprocessor designers commonly utilize SIMD accel-erators and their associated instruction set ex...
SIMD instructions are used to speed up multimedia ap-plications in high performance embedded computi...
Objective: The prospective need of SIMD (Single Instruction and Multiple Data) applications like vid...
International audienceWe present Simty, a massively multi-threaded RISC-V processor core that acts a...
This paper presents Xetal-Pro SIMD processor, which is based on Xetal-II, one of the most computatio...
Processor clock frequencies and the related performance improvements recently stagnated due to sever...
Soft-core embedded systems implemented on FPGAs offer a high level of flexibility. Application speci...
Abstract—This paper focuses on SIMD processor synthesis and proposes a SIMD instruction set/function...
Abstract—Augmenting a processor with special hardware that is able to apply a Single Instruction to ...
Technolution B.V. is developing a custom Reduced Instruction Set Computer (RISC)-V based softcore fo...
This paper presents a novel, non-standard set of vector instruction types for exploring custom SIMD ...
This demo elaborates on the programmability aspect of Simodense, a recently released open-source sof...
RISC-V is an open-source instruction set architecture (ISA) with a modular design consisting of a ma...
Abstract- This paper targets data-parallel applications which are also computa tion-intensive. It pr...
Soft processors are an important tool in the Field Programmable Gate Array (FPGA) designer's toolkit...
Microprocessor designers commonly utilize SIMD accel-erators and their associated instruction set ex...
SIMD instructions are used to speed up multimedia ap-plications in high performance embedded computi...
Objective: The prospective need of SIMD (Single Instruction and Multiple Data) applications like vid...
International audienceWe present Simty, a massively multi-threaded RISC-V processor core that acts a...
This paper presents Xetal-Pro SIMD processor, which is based on Xetal-II, one of the most computatio...
Processor clock frequencies and the related performance improvements recently stagnated due to sever...
Soft-core embedded systems implemented on FPGAs offer a high level of flexibility. Application speci...
Abstract—This paper focuses on SIMD processor synthesis and proposes a SIMD instruction set/function...
Abstract—Augmenting a processor with special hardware that is able to apply a Single Instruction to ...
Technolution B.V. is developing a custom Reduced Instruction Set Computer (RISC)-V based softcore fo...