Conference paperIn this paper, we propose an FPGA-based hardware accelerator platform with Xilinx Virtex-II V3000 in a compact PCMCIA form factor. By partitioning the complex algorithms in the 4G simulator to the hardware accelerator, we apply an efficient Catapult-C methodology to quickly evaluate the area/speed tradeoffs and rapidly schedule synthesizable RTL models for implementation. The simulation time is accelerated by 100£ for a QRD-M algorithm. This not only enables much faster verification in the 4G standard environment, but also provides software/hardware co-design and rapid prototyping of the core algorithm in a realistic fixed-point platform
We describe a hybrid hardware emulation environment: the Flexible Architecture for Simulation and Te...
As wireless communications continue to evolve, complex new standards force researchers to adopt hete...
Spatial processing of sparse, irregular, double-precision floating-point computation using a single ...
Journal PaperIn this paper, we present a Catapult C/C++ based methodology that integrates key techno...
Conference PaperIn this paper, an efficient design flow integrating Mentor Graphics Precesion C and ...
This work investigates the possibility to accelerate a procedure in 4G/LTE systems, known as control...
Conference PaperThere exists a seemingly limitless demand for wireless communications systems capabl...
In this paper, an efficient design flow integrating Mentor Graphics Precesion C and HDL designer is ...
This paper reports results of the hardware accelerated simulations of the crest factor reduction (CF...
Rapid and continuous evolution in telecommunication standards and applications has increased the dem...
International audienceField Programmable Gate Array (FPGA) technology is expected to play a key role...
FPGAs have emerged as the preferred platform for implementing real-time signal processing applicatio...
International audienceFast Fourier Transform (FFT) is generally implemented on reconfigurable hardwa...
ISBN 978-0-7695-3782-5International audienceFull-fledged softare radio platforms are complex and exp...
Abstract—In this paper we present a design methodology for the identification and development of a s...
We describe a hybrid hardware emulation environment: the Flexible Architecture for Simulation and Te...
As wireless communications continue to evolve, complex new standards force researchers to adopt hete...
Spatial processing of sparse, irregular, double-precision floating-point computation using a single ...
Journal PaperIn this paper, we present a Catapult C/C++ based methodology that integrates key techno...
Conference PaperIn this paper, an efficient design flow integrating Mentor Graphics Precesion C and ...
This work investigates the possibility to accelerate a procedure in 4G/LTE systems, known as control...
Conference PaperThere exists a seemingly limitless demand for wireless communications systems capabl...
In this paper, an efficient design flow integrating Mentor Graphics Precesion C and HDL designer is ...
This paper reports results of the hardware accelerated simulations of the crest factor reduction (CF...
Rapid and continuous evolution in telecommunication standards and applications has increased the dem...
International audienceField Programmable Gate Array (FPGA) technology is expected to play a key role...
FPGAs have emerged as the preferred platform for implementing real-time signal processing applicatio...
International audienceFast Fourier Transform (FFT) is generally implemented on reconfigurable hardwa...
ISBN 978-0-7695-3782-5International audienceFull-fledged softare radio platforms are complex and exp...
Abstract—In this paper we present a design methodology for the identification and development of a s...
We describe a hybrid hardware emulation environment: the Flexible Architecture for Simulation and Te...
As wireless communications continue to evolve, complex new standards force researchers to adopt hete...
Spatial processing of sparse, irregular, double-precision floating-point computation using a single ...