Conference PaperThis paper proposes a novel VLSI architecture to compute the DWT (discrete wavelet transform) coefficients using Mallat's algorithm with reduced complexity. We studied the commonality embedded in the mirror filters of the algorithm and use a PLA as an Address Generator (PAG) to load the data for cascaded FIR computation. By using an embedded downsampling process in the control signal design, we reduced the complexity by saving storage and computation. The prototyping design is implemented and fabricated using AMI 1.5 micron CMOS process through MOSIS
This paper addresses the problem of processing biological data, such as cardiac beats in the audio a...
In this paper, a scheme for the design of area efficient and high speed pipeline VLSI architecture f...
In this paper, a scheme for the design of a high-speed pipeline VLSI architecture for the computatio...
Abstract – This paper proposes a novel VLSI architecture to compute the DWT (discrete wavelet transf...
In this thesis, we present a new simple and efficient VLSI architecture (DWT-SA) for computing the D...
Abstract: The work presents an implementation of discrete wavelet transform (DWT) using systolic arr...
This paper presents a VLSI implementation of One Dimensional Direct Discrete Wavelet transform (1-D ...
This paper adresses the problem on processing biological data such as cardiac beats, audio and ultra...
Abstract — An efficient high-speed VLSI implementation of the Discrete Wavelet Transform (DWT) based...
[[abstract]]This manuscript presents a VLSI architecture and its design rule, called embedded instru...
This paper proposes an efficient and simple architecture for 9/7 Discrete Wavelet Transform based on...
In this paper, we develop a new method for the analysis of signal and image data using Discrete Wave...
Wavelet transform coding has been drawing much attention because of its ability to decompose images ...
This paper describes an efficient implementation for a multi-level convolution based 1-D DWT hardwar...
This paper describes the development process of a discrete wavelet transformation (DWT) chip design....
This paper addresses the problem of processing biological data, such as cardiac beats in the audio a...
In this paper, a scheme for the design of area efficient and high speed pipeline VLSI architecture f...
In this paper, a scheme for the design of a high-speed pipeline VLSI architecture for the computatio...
Abstract – This paper proposes a novel VLSI architecture to compute the DWT (discrete wavelet transf...
In this thesis, we present a new simple and efficient VLSI architecture (DWT-SA) for computing the D...
Abstract: The work presents an implementation of discrete wavelet transform (DWT) using systolic arr...
This paper presents a VLSI implementation of One Dimensional Direct Discrete Wavelet transform (1-D ...
This paper adresses the problem on processing biological data such as cardiac beats, audio and ultra...
Abstract — An efficient high-speed VLSI implementation of the Discrete Wavelet Transform (DWT) based...
[[abstract]]This manuscript presents a VLSI architecture and its design rule, called embedded instru...
This paper proposes an efficient and simple architecture for 9/7 Discrete Wavelet Transform based on...
In this paper, we develop a new method for the analysis of signal and image data using Discrete Wave...
Wavelet transform coding has been drawing much attention because of its ability to decompose images ...
This paper describes an efficient implementation for a multi-level convolution based 1-D DWT hardwar...
This paper describes the development process of a discrete wavelet transformation (DWT) chip design....
This paper addresses the problem of processing biological data, such as cardiac beats in the audio a...
In this paper, a scheme for the design of area efficient and high speed pipeline VLSI architecture f...
In this paper, a scheme for the design of a high-speed pipeline VLSI architecture for the computatio...