We present a genetic algorithm (GA) that uses a slicing tree construction process for the placement and area optimization of soft modules in very large scale integration floorplan design. We have overcome the serious representational problems usually associated with encoding slicing floorplans into GAs and have obtained excellent (often optimal) results for module sets with up to 100 rectangles. The slicing tree construction process used by our GA to generate the floorplans has a runtime scaling of O(n lg n). This compares very favorably with other recent approaches based on nonslicing floorplans that require much longer runtimes. We demonstrate that our GA outperforms a simulated annealing implementation with the same representation and mu...
Floorplanning is one of the most important problems in VLSI physical design automation. A fundamenta...
This research investigates the application of the Genetic Algorithm for four VLSI layout problems, G...
Very Large Scale Integrated (VLSI) design has been the subject of much research since the early 1980...
We present a genetic algorithm (GA) that uses a slicing tree construction process for the placement ...
We present a genetic algorithm (GA) which used a normal- ized postfix encoding scheme to solve the ...
We present a genetic algorithm (GA) which used a normal- ized postfix encoding scheme to solve the ...
We present a genetic algorithm (GA) which used a normal- ized postfix encoding scheme to solve the ...
This paper proposes an optimization approach for macro-cell placement which minimizes the chip area...
Abstract:- With resent advances of Deep Sub Micron technologies, the floorplanning problem is an ess...
This project is about VLSI floorplanning optimization. Floorplanning optimization is used to minimiz...
Genetic Algorithms are search oriented empirical techniques, which are derived from the Theory of Na...
Floorplanning is an important problem in Very Large-\ud Scale Integrated-circuit (VLSI) design autom...
Floorplanning is an essential step in VLSI chip design automation. The main objective of the floorpl...
Floorplanning is one of the most important problems in VLSI physical design automation. A fundamenta...
The topic of this Ph.D. thesis is the application of evolution-based algorithms (EAs) to various hig...
Floorplanning is one of the most important problems in VLSI physical design automation. A fundamenta...
This research investigates the application of the Genetic Algorithm for four VLSI layout problems, G...
Very Large Scale Integrated (VLSI) design has been the subject of much research since the early 1980...
We present a genetic algorithm (GA) that uses a slicing tree construction process for the placement ...
We present a genetic algorithm (GA) which used a normal- ized postfix encoding scheme to solve the ...
We present a genetic algorithm (GA) which used a normal- ized postfix encoding scheme to solve the ...
We present a genetic algorithm (GA) which used a normal- ized postfix encoding scheme to solve the ...
This paper proposes an optimization approach for macro-cell placement which minimizes the chip area...
Abstract:- With resent advances of Deep Sub Micron technologies, the floorplanning problem is an ess...
This project is about VLSI floorplanning optimization. Floorplanning optimization is used to minimiz...
Genetic Algorithms are search oriented empirical techniques, which are derived from the Theory of Na...
Floorplanning is an important problem in Very Large-\ud Scale Integrated-circuit (VLSI) design autom...
Floorplanning is an essential step in VLSI chip design automation. The main objective of the floorpl...
Floorplanning is one of the most important problems in VLSI physical design automation. A fundamenta...
The topic of this Ph.D. thesis is the application of evolution-based algorithms (EAs) to various hig...
Floorplanning is one of the most important problems in VLSI physical design automation. A fundamenta...
This research investigates the application of the Genetic Algorithm for four VLSI layout problems, G...
Very Large Scale Integrated (VLSI) design has been the subject of much research since the early 1980...