FE-I4 is the new ATLAS pixel readout chip for the upgraded ATLAS pixel detector. Designed in a CMOS 130 nm feature size process, the IC is able to withstand higher radiation levels compared to the present generation of ATLAS pixel Front-End FE-I3, and can also cope with higher hit rate. It is thus suitable for intermediate radii pixel detector layers in the High Luminosity LHC environment, but also for the inserted layer at 3.3 cm known as the “Insertable B-Layer” project (IBL), at a shorter timescale. In this paper, an introduction to the FE-I4 will be given, focusing on test results from the first full size FE-I4A prototype which has been available since fall 2010. The IBL project will be introduced, with particular emphasis on the FE-I4-...
For the ATLAS pixel detector, a fourth hybrid pixel detector layer known as Insertable B-Layer (IBL)...
International audienceThe FE-I4 is a new pixel readout integrated circuit designed to meet the requi...
A new pixel readout integrated circuit denominated FE-I4 is being designed to meet the requirements ...
FE-I4 is the new ATLAS pixel readout chip for the upgraded ATLAS pixel detector. Designed in a CMOS ...
Description of the FE-I4 pixel readout chip for upgraded ATLAS pixel detector, test results ans stat...
The ATLAS Collaboration will upgrade its semiconductor pixel tracking detector with a new Insertable...
The ATLAS collaboration will upgrade its semiconductor pixel tracking detector with a new Insertable...
A new ATLAS pixel chip FE-I4 is being developed for use in upgraded LHC luminosity environments, inc...
The Insertable B-layer (IBL) is a fourth pixel layer that will be added inside the existing ATLAS pi...
FE-I4 is the new ATLAS pixel chip developed for use in upgraded luminosity environments, in the fram...
A new ATLAS pixel chip FE-I4 has been developed for use in upgraded LHC luminosity environments, inc...
Motivated by the upcoming upgrade of the ATLAS hybrid pixel detector, a new Front-End (FE) IC is bei...
For the ATLAS pixel detector, a fourth hybrid pixel detector layer known as Insertable B-Layer (IBL)...
International audienceThe FE-I4 is a new pixel readout integrated circuit designed to meet the requi...
A new pixel readout integrated circuit denominated FE-I4 is being designed to meet the requirements ...
FE-I4 is the new ATLAS pixel readout chip for the upgraded ATLAS pixel detector. Designed in a CMOS ...
Description of the FE-I4 pixel readout chip for upgraded ATLAS pixel detector, test results ans stat...
The ATLAS Collaboration will upgrade its semiconductor pixel tracking detector with a new Insertable...
The ATLAS collaboration will upgrade its semiconductor pixel tracking detector with a new Insertable...
A new ATLAS pixel chip FE-I4 is being developed for use in upgraded LHC luminosity environments, inc...
The Insertable B-layer (IBL) is a fourth pixel layer that will be added inside the existing ATLAS pi...
FE-I4 is the new ATLAS pixel chip developed for use in upgraded luminosity environments, in the fram...
A new ATLAS pixel chip FE-I4 has been developed for use in upgraded LHC luminosity environments, inc...
Motivated by the upcoming upgrade of the ATLAS hybrid pixel detector, a new Front-End (FE) IC is bei...
For the ATLAS pixel detector, a fourth hybrid pixel detector layer known as Insertable B-Layer (IBL)...
International audienceThe FE-I4 is a new pixel readout integrated circuit designed to meet the requi...
A new pixel readout integrated circuit denominated FE-I4 is being designed to meet the requirements ...