We presented a resource- and configuration-aware floorplacement framework, tailored for Xilinx Virtex 4 and 5 FPGAs, using an objective function based on external wirelength. Our work aims at identifying groups of Reconfigurable Functional Units that are likely to be configured in the same chip area, identifying these areas based on resource requirements, device capabilities, and wirelength. Task graphs with few externally connected RRs lead to the biggest decrease, while external wirelength in task graphs with many externally connected RRs show lower improvement. The proposed approach results, as also demonstrated in the experimental results section, in a shorter external wirelength (an average reduction of 50%) with respect to purely...
We present a simple model for specifying and optimising designs which contain elements that can be r...
Physical Design of modern systems on chip is extremely challenging. Such digital integrated circuits...
Current approaches to supporting module-based FPGA reconfiguration focus on various aspects and sub-...
The floorplanning activity is a key step in the design of systems on FPGAs, but the approaches avail...
The aim of this article is to describe a complete partitioning and floorplanning algorithm tailored ...
Floorplanning is a mandatory step in the design of hardware accelerators for FPGA platforms, especia...
When dealing with partially reconfigurable designs on field-programmable gate array, floorplanning r...
FPGAs can provide application-specific acceleration for computationally demanding tasks. However, th...
With recent advances in silicon device technology, a new branch of computer architecture, reconfigur...
Partial reconfiguration (PR) reveals many opportunities for integration into FPGA design for potenti...
Abstract. Run-time reconfiguration of FPGAs has been around in aca-demia for more than two decades b...
Reconfigurable processors provide an attractive means to meet the constraints of embedded devices du...
Dynamic FPGA reconfiguration represents an overhead that can be critical to the performance of a rea...
This paper proposes a novel approach to reducing the size of FPGA reconfiguration bits reams by fixi...
Modern field programmable gate array(FPGA) can be partially dynamically reconfigurable with heteroge...
We present a simple model for specifying and optimising designs which contain elements that can be r...
Physical Design of modern systems on chip is extremely challenging. Such digital integrated circuits...
Current approaches to supporting module-based FPGA reconfiguration focus on various aspects and sub-...
The floorplanning activity is a key step in the design of systems on FPGAs, but the approaches avail...
The aim of this article is to describe a complete partitioning and floorplanning algorithm tailored ...
Floorplanning is a mandatory step in the design of hardware accelerators for FPGA platforms, especia...
When dealing with partially reconfigurable designs on field-programmable gate array, floorplanning r...
FPGAs can provide application-specific acceleration for computationally demanding tasks. However, th...
With recent advances in silicon device technology, a new branch of computer architecture, reconfigur...
Partial reconfiguration (PR) reveals many opportunities for integration into FPGA design for potenti...
Abstract. Run-time reconfiguration of FPGAs has been around in aca-demia for more than two decades b...
Reconfigurable processors provide an attractive means to meet the constraints of embedded devices du...
Dynamic FPGA reconfiguration represents an overhead that can be critical to the performance of a rea...
This paper proposes a novel approach to reducing the size of FPGA reconfiguration bits reams by fixi...
Modern field programmable gate array(FPGA) can be partially dynamically reconfigurable with heteroge...
We present a simple model for specifying and optimising designs which contain elements that can be r...
Physical Design of modern systems on chip is extremely challenging. Such digital integrated circuits...
Current approaches to supporting module-based FPGA reconfiguration focus on various aspects and sub-...