Based on current trends, multicore processors will have 1000 cores or more within the next decade. However, their promise of increased performance will only be realized if their inherent scaling and programming challenges are overcome. Fortunately, recent advances in nanophotonic device manufacturing are making CMOS-integrated optics a reality-interconnect technology which can provide significantly more bandwidth at lower power than conventional electrical signaling. Optical interconnect has the potential to enable massive scaling and preserve familiar programming models in future multicore chips. This paper presents ATAC, a new multicore architecture with integrated optics, and ACKwise, a novel cache coherence protocol designed to lever...
To meet energy-efficient performance demands, the computing industry has moved to parallel computer ...
There is today consensus on the fact that optical interconnects can relieve bandwidth density concer...
Today’s multicore chips commonly implement shared memory with cache coherence as low-level support f...
Abstract—Ever since industry has turned to parallelism instead of frequency scaling to improve proce...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Ever since industry has turned to parallelism instead of frequency scaling to improve processor perf...
Nanophotonics is a promising solution for on-chip interconnection due to its intrinsic low-latency a...
This paper presents a low overhead, high performance cache coherence protocol designed to exploit hi...
The paper introduces Network-on-Chip (NoC) design methodology and low cost mechanisms for supporting...
The multicore revolution has changed the way we think about computing. The same movement has also ch...
Single chip multicore processors are now prevalent and processors with hundreds of cores are being p...
Manycore processor system is becoming an attractive platform for applications seeking both high perf...
Abstract. In this paper we propose the use of an optical network not only as the communication mediu...
Technology scaling along with power and thermal limitations ushers the industry to the many-core sys...
System-on-a-chip (SoC) designs is characterized by heavy reuse of IP blocks to satisfy specific comp...
To meet energy-efficient performance demands, the computing industry has moved to parallel computer ...
There is today consensus on the fact that optical interconnects can relieve bandwidth density concer...
Today’s multicore chips commonly implement shared memory with cache coherence as low-level support f...
Abstract—Ever since industry has turned to parallelism instead of frequency scaling to improve proce...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
Ever since industry has turned to parallelism instead of frequency scaling to improve processor perf...
Nanophotonics is a promising solution for on-chip interconnection due to its intrinsic low-latency a...
This paper presents a low overhead, high performance cache coherence protocol designed to exploit hi...
The paper introduces Network-on-Chip (NoC) design methodology and low cost mechanisms for supporting...
The multicore revolution has changed the way we think about computing. The same movement has also ch...
Single chip multicore processors are now prevalent and processors with hundreds of cores are being p...
Manycore processor system is becoming an attractive platform for applications seeking both high perf...
Abstract. In this paper we propose the use of an optical network not only as the communication mediu...
Technology scaling along with power and thermal limitations ushers the industry to the many-core sys...
System-on-a-chip (SoC) designs is characterized by heavy reuse of IP blocks to satisfy specific comp...
To meet energy-efficient performance demands, the computing industry has moved to parallel computer ...
There is today consensus on the fact that optical interconnects can relieve bandwidth density concer...
Today’s multicore chips commonly implement shared memory with cache coherence as low-level support f...